Free resource for electronic component datasheets

Chip data Inventory inquiry Alternative model

NB3V8312C Datasheet, PDF

  • Reference price Can ship immediately
  • TI remarks How much is NB3V8312C here? The last 7 days of 2023, today's bidding, today's bidding, NB3V8312C wholesale/procurement quotation,NB3V8312C market trend sales ranking, NB3V8312C quotation.

NB3V8312C Part Attribute

  • Description The NB3V8312C is a high performance, low skew LVCMOS fanout buffer which can distribute 12 ultra-low jitter clocks from an LVCMOS/LVTTL input up to 250 MHz. The 12 LVCMOS output pins drive 50Ωseries or parallel terminated transmission lines. The outputs can also be disabled to a high impedance (tri-stated) via the OE input, or enabled when High. The NB3V8312C provides an enable input, CLK_EN pin, which synchronously enables or disables the clock outputs while in the LOW state. Since this input is internally synchronized to the input clock, changing only when the input is LOW, potential output glitching or runt pulse generation is eliminated. Separate VDD core and VDDO output supplies allow the output buffers to operate at the same supply as the VDD (VDD = VDDO) or from a lower supply voltage. Compared to single-supply operation, dual supply operation enables lower power consumption and output-level compatibility. The VDD core supply voltage can be set to 3.3 V, 2.5 V or 1.8 V, while the VDDO output supply voltage can be set to 3.3 V, 2.5 V, or 1.8 V, with the constraint that VDD >/= VDDO.
  • Part No. NB3V8312C
  • Manufacturer 安森美-ON

NB3V8312C Suppliers

*Submit information and send RFQ to all vendors on the following list

No Date

NB3V8312C Chip related model

Business contact email: info@finddatasheet.com