Free resource for electronic component datasheets

Chip data Inventory inquiry Alternative model

74HCT4060D-Q100 Datasheet, PDF

  • Reference price Can ship immediately
  • TI remarks How much is 74HCT4060D-Q100 here? The last 7 days of 2023, today's bidding, today's bidding, 74HCT4060D-Q100 wholesale/procurement quotation,74HCT4060D-Q100 market trend sales ranking, 74HCT4060D-Q100 quotation.

74HCT4060D-Q100 Part Attribute

  • Description The 74HC4060-Q100; 74HCT4060-Q100 are high-speed Si-gate CMOS devices that comply with JEDEC standard no. 7A. They are pin compatible with Low-power Schottky TTL (LSTTL). The 74HC4060-Q100; 74HCT4060-Q100 are 14-stage ripple-carry counter/dividers and oscillators with three oscillator terminals (RS, RTC and CTC), ten buffered outputs (Q3 to Q9 and Q11 to Q13) and an overriding asynchronous master reset (MR). The oscillator configuration allows design of either RC or crystal oscillator circuits. The oscillator may be replaced by an external clock signal at input RS. In this case keep the other oscillator pins (RTC and CTC) floating. The counter advances on the negative-going transition of RS. A HIGH level on MR resets the counter (Q3 to Q9 and Q11 to Q13 = LOW), independent of other input conditions. In the HCT version, the MR input is TTL compatible, but the RS input has CMOS input switching levels and can be driven by a TTL output by using a pull-up resistor to VCC. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.
  • Part No. 74HCT4060D-Q100
  • Manufacturer 安世-Nexperia

74HCT4060D-Q100 Suppliers

*Submit information and send RFQ to all vendors on the following list

No Date

74HCT4060D-Q100 Chip related model

Business contact email: info@finddatasheet.com