

#### STGIPS40W60L1

# SLLIMM<sup>™</sup> (small low-loss intelligent molded module) IPM, single phase - 40 A, 600 V ultra fast IGBT

Datasheet - production data

#### **Features**

- IPM 40 A, 600 V single phase IGBT including control ICs for gate driving and free-wheeling diodes
- Very high switching speed IGBTs
- V<sub>CE(sat)</sub> negative temperature coefficient
- 3.3 V, 5 V, 15 V CMOS/TTL inputs comparators with hysteresis and pull down / pull up resistors
- Undervoltage lockout
- Internal bootstrap diode
- Dead time and interlocking function
- Smart shutdown function
- Comparator for fault protection against over temperature and overcurrent
- Op amp for advanced current sensing
- DBC substrate leading to low thermal resistance
- Isolation rating of 2500 V<sub>rms</sub>/min
- 4.7 kΩ NTC UL recognized for temperature control
- UL Recognized: UL1557 file E81734

#### **Applications**

Power factor correction for compressors



#### **Description**

This intelligent power module provides a compact, high performance AC motor drive for a simple and rugged design. It targets high frequency converters. It combines ST proprietary control ICs with the most advanced IGBT and diode technologies tailored to high switching frequency operation. SLLIMM<sup>TM</sup> is a trademark of STMicroelectronics.

Table 1. Device summary

| Order code    | Marking     | Package  | Packaging |
|---------------|-------------|----------|-----------|
| STGIPS40W60L1 | GIPS40W60L1 | SDIP-22L | Tube      |

August 2012 Doc ID 018866 Rev 3 1/21

This is information on a product in full production.

Contents STGIPS40W60L1

### **Contents**

| 1 | Inter | nal schematic diagram and pin configuration | 3    |
|---|-------|---------------------------------------------|------|
| 2 | Elec  | trical ratings                              | 5    |
|   | 2.1   | Absolute maximum ratings                    | 5    |
|   | 2.2   | Thermal data                                | 6    |
| 3 | Elec  | trical characteristics                      | 7    |
|   | 3.1   | Control part                                | 9    |
|   |       | 3.1.1 NTC thermistor                        |      |
|   |       | 3.1.2 Dead time                             | 13   |
|   | 3.2   | Recommendations                             | . 14 |
| 4 | Sma   | rt shutdown function                        | . 15 |
| 5 | Pack  | age mechanical data                         | . 16 |
| 6 | Revi  | sion history                                | 20   |



## 1 Internal schematic diagram and pin configuration



**577** 

Doc ID 018866 Rev 3

Table 2. Pin description

| Pin | Symbol               | Description                                                        |
|-----|----------------------|--------------------------------------------------------------------|
| 1   | OUT <sub>PHASE</sub> | PHASE reference output                                             |
| 2   | V <sub>boot</sub>    | Bootstrap voltage                                                  |
| 3   | NC                   | Not connected                                                      |
| 4   | T <sub>1</sub>       | NTC thermistor terminal 1                                          |
| 5   | T <sub>2</sub>       | NTC thermistor terminal 2                                          |
| 6   | LIN                  | Low side logic input                                               |
| 7   | SD/OD                | Shutdown logic input (active low) / open drain (comparator output) |
| 8   | HIN                  | High side logic input                                              |
| 9   | DT                   | Dead time setting                                                  |
| 10  | OP-                  | Op amp inverting input                                             |
| 11  | OP <sub>OUT</sub>    | Op amp output                                                      |
| 12  | OP+                  | Op amp non inverting input                                         |
| 13  | V <sub>CC</sub>      | Low voltage power supply                                           |
| 14  | CIN                  | Comparator input                                                   |
| 15  | GND                  | Ground                                                             |
| 16  | GND                  | Ground                                                             |
| 17  | N                    | Negative DC input                                                  |
| 18  | N                    | Negative DC input                                                  |
| 19  | PHASE                | Phase output                                                       |
| 20  | PHASE                | Phase output                                                       |
| 21  | Р                    | Positive DC input                                                  |
| 22  | Р                    | Positive DC input                                                  |

Figure 2. Pin layout (bottom view)



STGIPS40W60L1 Electrical ratings

## 2 Electrical ratings

### 2.1 Absolute maximum ratings

Table 3. Inverter part

| Symbol                           | Parameter                                                       | Value | Unit |
|----------------------------------|-----------------------------------------------------------------|-------|------|
| V <sub>CES</sub>                 | Each IGBT collector emitter voltage (V <sub>IN</sub> = 0)       | 600   | V    |
| ± I <sub>C</sub> <sup>(1)</sup>  | Each IGBT continuous collector current at T <sub>C</sub> = 25°C | 40    | Α    |
| ± I <sub>CP</sub> <sup>(2)</sup> | Each IGBT pulsed collector current                              | 80    | Α    |
| P <sub>TOT</sub>                 | Each IGBT total dissipation at T <sub>C</sub> = 25°C            | 100   | W    |

<sup>1.</sup> Calculated according to the iterative formula:

$$I_{C}(T_{C}) = \frac{T_{j(max)} - T_{C}}{R_{thj-c} \times V_{CE(sat)(max)}(T_{j(max)}, I_{C}(T_{C}))}$$

2. Pulse width limited by max junction temperature

Table 4. Control part

| Symbol                | Parameter                                                                                   | Min.                   | Max.                    | Unit |
|-----------------------|---------------------------------------------------------------------------------------------|------------------------|-------------------------|------|
| V <sub>OUT</sub>      | Output voltage applied between OUT <sub>U</sub> , OUT <sub>V</sub> , OUT <sub>W</sub> - GND | V <sub>boot</sub> - 21 | V <sub>boot</sub> + 0.3 | V    |
| V <sub>CC</sub>       | Low voltage power supply                                                                    | - 0.3                  | 21                      | V    |
| V <sub>CIN</sub>      | Comparator input voltage                                                                    | - 0.3                  | V <sub>CC</sub> + 0.3   | V    |
| V <sub>op+</sub>      | OPAMP non-inverting input                                                                   | - 0.3                  | V <sub>CC</sub> + 0.3   | V    |
| V <sub>op-</sub>      | OPAMP inverting input                                                                       | - 0.3                  | V <sub>CC</sub> + 0.3   | V    |
| V <sub>boot</sub>     | Bootstrap voltage                                                                           | - 0.3                  | 620                     | V    |
| V <sub>IN</sub>       | Logic input voltage applied between HIN, $\overline{\text{LIN}}$ and GND                    | - 0.3                  | 15                      | ٧    |
| V <sub>SD/OD</sub>    | Open drain voltage                                                                          | - 0.3                  | 15                      | V    |
| dV <sub>OUT</sub> /dt | Allowed output slew rate                                                                    |                        | 50                      | V/ns |

Table 5. Total system

| Symbol           | Parameter                                                                                         | Value      | Unit |
|------------------|---------------------------------------------------------------------------------------------------|------------|------|
| V <sub>ISO</sub> | Isolation withstand voltage applied between each pin and heatsink plate (AC voltage, t = 60 sec.) | 2500       | V    |
| T <sub>J</sub>   | Power chips operating junction temperature                                                        | -40 to 150 | Ô    |
| T <sub>C</sub>   | Module case operation temperature                                                                 | -40 to 125 | °C   |

Electrical ratings STGIPS40W60L1

#### 2.2 Thermal data

Table 6. Thermal data

| Symbol            | Parameter                                     | Value | Unit |
|-------------------|-----------------------------------------------|-------|------|
| В                 | Thermal resistance junction-case single IGBT  | 1.25  | °C/W |
| R <sub>thJC</sub> | Thermal resistance junction-case single diode | 2.5   | °C/W |

Figure 3. Transient thermal impedance IGBT/diode - inverter



### 3 Electrical characteristics

 $T_J = 25$  °C unless otherwise specified.

Table 7. Inverter part

| Compleal              | Ременента                                                     |                                                                                                                                                                                                          | Value |      |      | 11   |
|-----------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| Symbol                | Parameter                                                     | Test conditions                                                                                                                                                                                          | Min.  | Тур. | Max. | Unit |
| V                     | Collector-emitter                                             | $V_{CC} = V_{boot} = 15 \text{ V}, V_{IN} = 1 \text{ "logic state"}, I_C = 30 \text{ A}$                                                                                                                 | -     | 2.0  | 2.5  | V    |
| V <sub>CE(sat)</sub>  | saturation voltage                                            | $V_{CC} = V_{boot} = 15 \text{ V}, V_{IN} = 1 \text{ "logic state"}, I_C = 30 \text{ A}, T_J = 125 \text{ °C}$                                                                                           | -     | 1.7  |      |      |
| I <sub>CES</sub>      | Collector-cut off current (V <sub>IN</sub> = 0 "logic state") | V <sub>CE</sub> = 550 V, V <sub>CC</sub> = V <sub>Boot</sub> = 15 V,                                                                                                                                     | -     |      | 500  | μA   |
| V <sub>F</sub>        | Diode forward voltage                                         | V <sub>IN</sub> = 0 "logic state", I <sub>F</sub> = 30A                                                                                                                                                  | -     |      | 2.5  | V    |
| Switching             | g on/off (inductive load) <sup>(1</sup>                       | )                                                                                                                                                                                                        |       |      |      | *    |
| t <sub>on</sub>       | Turn-on time                                                  |                                                                                                                                                                                                          | -     | 410  | -    |      |
| t <sub>c(on)</sub>    | Crossover time (on)                                           | $V_{DD}$ = 410 V,<br>$V_{CC}$ = $V_{boot}$ = 15 V,<br>$V_{IN}$ = 1 "logic state" (see <i>Table 13</i> )<br>$I_{C}$ = 30 A (see <i>Figure 4</i> and <i>5</i> )                                            | -     | 80   | -    |      |
| t <sub>off</sub>      | Turn-off time                                                 |                                                                                                                                                                                                          | -     | 320  | -    | ns   |
| t <sub>c(off)</sub>   | Crossover time (off)                                          |                                                                                                                                                                                                          | -     | 125  | -    | 1    |
| t <sub>rr</sub>       | Reverse recovery time                                         |                                                                                                                                                                                                          | -     | 115  | -    |      |
| E <sub>on</sub>       | Turn-on switching losses                                      |                                                                                                                                                                                                          | -     | 585  | -    | 1    |
| E <sub>off</sub>      | Turn-off switching losses                                     |                                                                                                                                                                                                          | -     | 600  | -    | - μJ |
| di/dt <sub>(on)</sub> | Rate of rise of on-state current                              | $V_{DD} = 410 \text{ V}, V_{CC} = V_{boot} = 15 \text{ V},$ $V_{IN} = 1$ "logic state" (see <i>Table 13</i> ), $I_{C} = 80 \text{ A}$ (see <i>Figure 4</i> and <i>5</i> )                                | -     | 2500 |      | A/μs |
| t <sub>on</sub>       | Turn-on time                                                  |                                                                                                                                                                                                          | -     | 550  | -    |      |
| t <sub>c(on)</sub>    | Crossover time (on)                                           | V 410 V                                                                                                                                                                                                  | -     | 110  | -    |      |
| t <sub>off</sub>      | Turn-off time                                                 | $V_{DD} = 410 \text{ V},$<br>$V_{CC} = V_{boot} = 15 \text{ V},$                                                                                                                                         | -     | 420  | -    | ns   |
| t <sub>c(off)</sub>   | Crossover time (off)                                          | V <sub>IN</sub> = 1 "logic state" (see <i>Table 13</i> )                                                                                                                                                 | -     | 140  | -    |      |
| t <sub>rr</sub>       | Reverse recovery time                                         | $I_C = 30 \text{ A}, T_J = 125 ^{\circ}\text{C}$                                                                                                                                                         | -     | 150  | -    |      |
| E <sub>on</sub>       | Turn-on switching losses                                      | (see <i>Figure 4</i> and <i>5</i> )                                                                                                                                                                      | -     | 930  | -    |      |
| E <sub>off</sub>      | Turn-off switching losses                                     |                                                                                                                                                                                                          | -     | 780  | -    | - μJ |
| di/dt <sub>(on)</sub> | Rate of rise of on-state current                              | $V_{DD} = 410 \text{ V},$ $V_{CC} = V_{boot} = 15 \text{ V},$ $V_{IN} = 1$ "logic state" (see <i>Table 13</i> ) $I_{C} = 80 \text{ A}, T_{J} = 125 ^{\circ}\text{C}$ (see <i>Figure 4</i> and <i>5</i> ) | -     | 2100 | -    | A/μs |

<sup>1.</sup> t<sub>ON</sub> and t<sub>OFF</sub> include the propagation delay time of the internal drive. t<sub>C(ON)</sub> and t<sub>C(OFF)</sub> are the switching time of IGBT itself under the internally given gate driving condition. Parameter values take into account a 20 nH stray inductance.

Electrical characteristics STGIPS40W60L1

The second secon

Figure 4. Switching time test circuit





 <sup>&</sup>quot;Switching time definition" refers to HIN inputs (active high). For LIN inputs (active low), V<sub>IN</sub> polarity must be inverted for turn-on and turn-off.

477

AM06019v1

### 3.1 Control part

Table 8. Low voltage power supply ( $V_{CC} = 15 \text{ V}$  unless otherwise specified)

| Symbol               | Parameter                             | Test conditions                                                                              | Min. | Тур. | Max. | Unit |
|----------------------|---------------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------|
| $V_{\rm CC\_hys}$    | V <sub>CC</sub> UV hysteresis         |                                                                                              | 1.2  | 1.5  | 1.8  | V    |
| V <sub>CC_thON</sub> | V <sub>CC</sub> UV turn ON threshold  |                                                                                              | 11.5 | 12   | 12.5 | V    |
| $V_{CC\_thOFF}$      | V <sub>CC</sub> UV turn OFF threshold |                                                                                              | 10   | 10.5 | 11   | V    |
| I <sub>qecu</sub>    | Undervoltage quiescent supply current | V <sub>CC</sub> = 10 V<br><del>SD</del> /OD = 5 V; <del>LIN</del> = 5 V;<br>HIN = 0, CIN = 0 |      |      | 200  | μΑ   |
| I <sub>qcc</sub>     | Quiescent current                     | V <sub>CC</sub> = 15 V<br><del>SD</del> /OD = 5 V; <del>LIN</del> = 5 V<br>HIN = 0, CIN = 0  |      |      | 1    | mA   |
| $V_{ref}$            | Internal reference voltage            |                                                                                              | 0.5  | 0.54 | 0.58 | V    |

Table 9. Bootstrapped voltage ( $V_{CC} = 15 \text{ V}$  unless otherwise specified)

| Symbol                | Parameter                                      | Test conditions                                                                                                                          | Min. | Тур. | Max. | Unit |
|-----------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>BS_hys</sub>   | V <sub>BS</sub> UV hysteresis                  |                                                                                                                                          | 1.2  | 1.5  | 1.8  | V    |
| V <sub>BS_thON</sub>  | V <sub>BS</sub> UV turn ON threshold           |                                                                                                                                          | 10.6 | 11.5 | 12.4 | V    |
| V <sub>BS_thOFF</sub> | V <sub>BS</sub> UV turn OFF threshold          |                                                                                                                                          | 9.1  | 10   | 10.9 | V    |
| I <sub>QBSU</sub>     | Undervoltage V <sub>BS</sub> quiescent current | $V_{BS}$ < 9 V<br>$\overline{SD}$ /OD = 5 V; $\overline{LIN}$ and<br>HIN = 5 V; $CIN$ = 0                                                |      | 70   | 110  | μΑ   |
| I <sub>QBS</sub>      | V <sub>BS</sub> quiescent current              | $V_{BS} = 15 \text{ V}$<br>$\overline{SD}/OD = 5 \text{ V}$ ; $\overline{LIN}$ and $\overline{HIN} = 5 \text{ V}$ ; $\overline{CIN} = 0$ |      | 150  | 210  | μΑ   |
| R <sub>DS(on)</sub>   | Bootstrap driver on resistance                 | LVG ON                                                                                                                                   |      | 120  |      | Ω    |

Table 10. Logic inputs ( $V_{CC} = 15 \text{ V}$  unless otherwise specified)

| Symbol            | Parameter                        | Test conditions      | Min. | Тур. | Max. | Unit |
|-------------------|----------------------------------|----------------------|------|------|------|------|
| V <sub>il</sub>   | Low logic level voltage          |                      |      |      | 0.8  | V    |
| V <sub>ih</sub>   | High logic level voltage         |                      | 2.25 |      |      | V    |
| I <sub>HINh</sub> | HIN logic "1" input bias current | HIN = 15 V           | 110  | 175  | 260  | μΑ   |
| I <sub>HINI</sub> | HIN logic "0" input bias current | HIN = 0 V            |      |      | 1    | μΑ   |
| I <sub>LINI</sub> | LIN logic "1" input bias current | LIN = 0 V            | 3    | 6    | 20   | μΑ   |
| I <sub>LINh</sub> | LIN logic "0" input bias current | <u>LIN</u> = 15 V    |      |      | 1    | μΑ   |
| I <sub>SDh</sub>  | SD logic "0" input bias current  | <del>SD</del> = 15 V | 10   | 40   | 100  | μΑ   |
| I <sub>SDI</sub>  | SD logic "1" input bias current  | <u>SD</u> = 0 V      |      |      | 1    | μΑ   |

477

Doc ID 018866 Rev 3

Table 11. Op amp characteristics ( $V_{CC} = 15 \text{ V}$  unless otherwise specified)

| Symbol           | Parameter                       | Test condition                                            | Min | Тур  | Max | Unit |
|------------------|---------------------------------|-----------------------------------------------------------|-----|------|-----|------|
| V <sub>io</sub>  | Input offset voltage            | $V_{ic} = 0 \text{ V}, V_o = 7.5 \text{ V}$               |     |      | 6   | mV   |
| I <sub>io</sub>  | Input offset current            | V -0VV -75V                                               |     | 4    | 40  | nA   |
| I <sub>ib</sub>  | Input bias current (1)          | $V_{ic} = 0 \text{ V}, V_{o} = 7.5 \text{ V}$             |     | 100  | 200 | nA   |
| V <sub>icm</sub> | Input common mode voltage range |                                                           | 0   |      |     | V    |
| V <sub>OL</sub>  | Low level output voltage        | $R_L = 10 \text{ k}\Omega \text{ to } V_{CC}$             |     | 75   | 150 | mV   |
| V <sub>OH</sub>  | High level output voltage       | $R_L = 10 \text{ k}\Omega \text{ to GND}$                 | 14  | 14.7 |     | V    |
|                  | Output short circuit current    | Source,<br>V <sub>id</sub> = + 1; V <sub>o</sub> = 0 V    | 16  | 30   |     | mA   |
| l <sub>o</sub>   |                                 | $Sink, V_{id} = -1; V_{o} = V_{CC}$                       | 50  | 80   |     | mA   |
| SR               | Slew rate                       | $V_i = 1 - 4 \text{ V}; C_L = 100 \text{ pF};$ unity gain | 2.5 | 3.8  |     | V/μs |
| GBWP             | Gain bandwidth product          | V <sub>o</sub> = 7.5 V                                    | 8   | 12   |     | MHz  |
| A <sub>vd</sub>  | Large signal voltage gain       | $R_L = 2 k\Omega$                                         | 70  | 85   |     | dB   |
| SVR              | Supply voltage rejection ratio  | vs. V <sub>CC</sub>                                       | 60  | 75   |     | dB   |
| CMRR             | Common mode rejection ratio     |                                                           | 55  | 70   |     | dB   |

<sup>1.</sup> The direction of input current is out of the IC.

Table 12. Sense comparator characteristics (V<sub>CC</sub> = 15 V unless otherwise specified)

| Symbol              | Parameter                                                                                                                                                                                                  | Test conditions                                                                | Min. | Тур. | Max. | Unit   |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------|------|------|--------|
| I <sub>ib</sub>     | Input bias current                                                                                                                                                                                         | V <sub>CP+</sub> = 1 V                                                         | -    |      | 1    | μΑ     |
| V <sub>ol</sub>     | Open-drain low-level output voltage I <sub>od</sub> = 3 mA                                                                                                                                                 |                                                                                | -    |      | 0.5  | V      |
| t <sub>d_comp</sub> | Comparator delay                                                                                                                                                                                           | $\overline{\text{SD}}/\text{OD}$ pulled to 5 V through 100 k $\Omega$ resistor | -    | 90   | 130  | ns     |
| SR                  | Slew rate                                                                                                                                                                                                  | $C_L = 180 \text{ pF}; R_{pu} = 5 \text{ k}\Omega$                             | -    | 60   |      | V/µsec |
| t <sub>sd</sub>     | Shutdown to high / low side driver propagation delay                                                                                                                                                       | $V_{OUT} = 0$ , $V_{boot} = V_{CC}$ , $V_{IN} = 0$ to 3.3 V                    | 50   | 125  | 200  |        |
| <sup>t</sup> isd    | Comparator triggering to high / low side driver turn-off propagation delay  Measured applying a voltage step from 0 V to 3.3 V to pin CINi  Measured applying a voltage step from 0 V to 3.3 V to pin CINi |                                                                                | 250  | ns   |      |        |

Table 13. Truth table

| Condition                                   | Logic input (V <sub>I</sub> ) |     |     | Output |     |  |
|---------------------------------------------|-------------------------------|-----|-----|--------|-----|--|
| Condition                                   | SD/OD                         | LIN | HIN | LVG    | HVG |  |
| Shutdown enable half-bridge tri-state       | L                             | х   | х   | L      | L   |  |
| Interlocking<br>half-bridge tri-state       | Н                             | L   | Н   | L      | L   |  |
| 0 ''logic state"<br>half-bridge tri-state   | Н                             | Н   | L   | L      | L   |  |
| 1 "logic state" low side direct driving     | Н                             | L   | L   | Н      | L   |  |
| 1 "logic state"<br>high side direct driving | Н                             | Н   | Н   | L      | Н   |  |

Note: X: don't care

Electrical characteristics STGIPS40W60L1

#### 3.1.1 NTC thermistor

Table 14. NTC thermistor

| Symbol           | Parameter             | Test conditions        | Min. | Тур. | Max. | Unit. |
|------------------|-----------------------|------------------------|------|------|------|-------|
| R <sub>25</sub>  | Resistance            | T <sub>C</sub> = 25°C  |      | 4.7  |      | kΩ    |
| R <sub>125</sub> | Resistance            | T <sub>C</sub> = 125°C |      | 160  |      | Ω     |
| В                | B-constant            | T <sub>C</sub> = 25°C  |      | 3950 |      | K     |
| Т                | Operating temperature |                        | -40  |      | 150  | °C    |

Equation 1: resistance variation vs. temperature

$$R(T) = R_{25} \cdot e^{B\left(\frac{1}{T} - \frac{1}{298}\right)}$$

Where T are temperatures in Kelvins

Figure 6. NTC resistance vs. temperature



#### 3.1.2 Dead time

Figure 7. Dead time and interlocking waveforms definitions



Figure 8. Typical dead time vs. DT resistor value



477

Doc ID 018866 Rev 3

#### 3.2 Recommendations

• Input signal HIN is active high logic. A 85 k $\Omega$  (typ.) pull down resistor is built-in for each high side input. If an external RC filter is used, for noise immunity, pay attention to the variation of the input signal level.

- Input signal LIN is active low logic. A 720 kΩ (typ.) pull-up resistor, connected to an internal 5 V regulator through a diode, is built-in for each low side input.
- To prevent the input signals oscillation, the wiring of each input should be as short as possible.
- By integrating an application specific type HVIC inside the module, direct coupling to MCU terminals without any opto-coupler is possible.
- Each capacitor should be located as nearby the pins of IPM as possible.
- Low inductance shunt resistors should be used for phase leg current sensing.
- Electrolytic bus capacitors should be mounted as close to the module bus terminals as possible. Additional high frequency ceramic capacitor mounted close to the module pins will further improve performance.
- The SD/OD signal should be pulled up to 5 V / 3.3 V with an external resistor (see Section 4: Smart shutdown function for detailed info).
- When setting the maximum voltage to be applied between P-N, the internal stray
  inductance and the maximum di/dt should be considered. Due to both internal and
  layout stray inductances, the di/dt results in a voltage surges between the DC-link
  capacitor and the switches during commutations.
- Suggested control supply voltage (V<sub>CC</sub>): from 13.5 V to 18 V
- Suggested high side bias voltage (V<sub>BS</sub> between V<sub>BOOT</sub> and PHASE): from 13 V to 18 V

Table 15. Recommended operating conditions

| Symbol            | Parameter                          | Conditions                                                       | Value |      |      | Unit |
|-------------------|------------------------------------|------------------------------------------------------------------|-------|------|------|------|
|                   |                                    | Conditions                                                       | Min.  | Тур. | Max. | Oill |
| $V_{PN}$          | Supply voltage                     | Applied between P-Nu, Nv, Nw                                     |       | 300  | 400  | V    |
| V <sub>CC</sub>   | Control supply voltage             | Applied between V <sub>CC</sub> -GND                             | 13.5  | 15   | 18   | V    |
| V <sub>BS</sub>   | High side bias voltage             | Applied between $V_{BOOTi}$ -OUT <sub>i</sub> for $i = U, V, W$  | 13    |      | 18   | V    |
| t <sub>dead</sub> | Blanking time to prevent Arm-short | For each input signal                                            | 1     |      |      | μs   |
| f <sub>PWM</sub>  | PWM input signal                   | -40°C < T <sub>c</sub> < 100°C<br>-40°C < T <sub>j</sub> < 125°C |       |      | 20   | kHz  |
| T <sub>C</sub>    | Case operation temperature         |                                                                  |       |      | 100  | °C   |

For further details refer to AN3338.

#### **Smart shutdown function** 4

The STGIPS40W60L1 integrates a comparator for fault sensing purposes. The comparator non-inverting input (C<sub>IN</sub>) can be connected to an external shunt resistor in order to implement a simple overcurrent protection function. When the comparator triggers, the device is set in shutdown state and both its outputs are set to low-level leading the halfbridge in tri-state. In the common overcurrent protection architectures the comparator output is usually connected to the shutdown input through a RC network, in order to provide a mono-stable circuit, which implements a protection time that follows the fault condition. Our smart shutdown architecture allows to immediately turn-off the output gate driver in case of overcurrent, the fault signal has a preferential path which directly switches off the outputs. The time delay between the fault and the outputs turn-off is no more dependent on the RC values of the external network connected to the shutdown pin. At the same time the internal logic turns on the open-drain output and holds it on until the shutdown voltage goes below the logic input lower threshold. Finally the smart shutdown function provides the possibility to increase the real disable time without increasing the constant time of the external RC network.



Figure 9. Smart shutdown timing waveforms

Pls refer to Table 12 for internal propagation delay time details.

Doc ID 018866 Rev 3

### 5 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

Please refer to dedicated technical note TN0107 for mounting instructions.

Table 16. SDIP-22L package mechanical data

| Dim  |       | mm.   |       |
|------|-------|-------|-------|
| Dim. | Min.  | Тур.  | Max.  |
| А    | 43.90 | 44.40 | 44.90 |
| A1   | 1.15  | 1.35  | 1.55  |
| A2   | 1.40  | 1.60  | 1.80  |
| A3   | 38.90 | 39.40 | 39.90 |
| В    | 21.50 | 22.00 | 22.50 |
| B1   | 11.25 | 11.85 | 12.45 |
| B2   | 24.83 | 25.23 | 25.63 |
| С    | 5.00  | 5.40  | 6.00  |
| C1   | 6.50  | 7.00  | 7.50  |
| C2   | 11.20 | 11.70 | 12.20 |
| е    | 2.15  | 2.35  | 2.55  |
| e1   | 3.40  | 3.60  | 3.80  |
| e2   | 4.50  | 4.70  | 4.90  |
| e3   | 15.70 | 15.90 | 16.10 |
| e4   | 6.30  | 6.50  | 6.70  |
| e5   | 9.20  | 9.40  | 9.60  |
| D    |       | 33.20 |       |
| D1   |       | 5.60  |       |
| E    |       | 10.20 |       |
| E1   |       | 0.40  |       |
| F    | 0.85  | 1.00  | 1.15  |
| F1   | 0.35  | 0.50  | 0.65  |
| R    | 1.55  | 1.75  | 1.95  |
| Т    | 0.45  | 0.55  | 0.65  |
| V    | 0°    |       | 6°    |

16/21 Doc ID 018866 Rev 3



Figure 10. SDIP-22L package drawing (dimensions are in mm.)



Figure 11. SDIP-22L shipping tube (dimensions are in mm.)



Figure 12. SDIP-22L shipping tube type B (dimensions are in mm.)

Revision history STGIPS40W60L1

# 6 Revision history

Table 17. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                  |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14-Jun-2011 | 1        | Initial release.                                                                                                                                                                                                         |
| 24-Jan-2012 | 2        | Added: Figure 11 on page 18. Updated: Figure 10 on page 17.                                                                                                                                                              |
| 28-Aug-2012 | 3        | Document status promoted from preliminary data to production data.  Added: feature Comparator for fault protection against over temperature and overcurrent on page 1.  Modified: Min. and Max. value Table 4 on page 5. |

#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 018866 Rev 3