## FEATURES

Single AD8041 and quad AD8044 also available
Fully specified at $+3 \mathrm{~V},+5 \mathrm{~V}$, and $\pm 5 \mathrm{~V}$ supplies
Output swings to within 30 mV of either rail Input voltage range extends $\mathbf{2 0 0} \mathbf{~ m V}$ below ground
No phase reversal with inputs 0.5 V beyond supplies
Low power of 5.2 mA per amplifier
High speed and fast settling on 5 V
$160 \mathrm{MHz},-3 \mathrm{~dB}$ bandwidth ( $\mathrm{G}=+1$ )
200 V/ $\mu \mathrm{s}$ slew rate
39 ns settling time to 0.1\%
Good video specifications ( $\mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{G}=+2$ )
Gain flatness of 0.1 dB to $\mathbf{1 4 ~ M H z}$
0.02\% differential gain error
$0.04^{\circ}$ differential phase error
Low distortion: - $\mathbf{6 4} \mathbf{~ d B c}$ worst harmonic @ $\mathbf{1 0 ~ M H z}$
Drives 50 mA 0.5 V from supply rails

## APPLICATIONS

## Video switchers

Distribution amplifiers
Analog-to-digital drivers
Professional cameras
CCD Imaging systems
Ultrasound equipment (multichannel)

## GENERAL DESCRIPTION

The AD8042 is a low power voltage feedback, high speed amplifier designed to operate on $+3 \mathrm{~V},+5 \mathrm{~V}$, or $\pm 5 \mathrm{~V}$ supplies. It has true single-supply capability with an input voltage range extending 200 mV below the negative rail and within 1 V of the positive rail.


Figure 1. Output Swing: Gain $=+1, V_{s}=+5 \mathrm{~V}$

Rev. E
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## CONNECTION DIAGRAM



Figure 2. 8-Lead PDIP and 8-Lead SOIC_N
The output voltage swing extends to within 30 mV of each rail, providing the maximum output dynamic range. Additionally, it features gain flatness of 0.1 dB to 14 MHz while offering differential gain and phase error of $0.04 \%$ and $0.06^{\circ}$ on a single 5 V supply. This combination of features makes the AD8042 useful for professional video electronics, such as cameras, video switchers, or any high speed portable equipment. The low distortion and fast settling of the AD8042 make it ideal for buffering singlesupply, high speed analog-to-digital converters (ADCs).

The AD8042 offers a low power supply current of 12 mA maximum and can run on a single 3.3 V power supply. These features are ideally suited for portable and battery-powered applications where size and power are critical.

The wide bandwidth of 160 MHz along with $200 \mathrm{~V} / \mu \mathrm{s}$ of slew rate on a single 5 V supply make the AD8042 useful in many general-purpose, high speed applications where single supplies from +3.3 V to +12 V and dual power supplies of up to $\pm 6 \mathrm{~V}$ are needed. The AD8042 is available in 8-lead PDIP and 8-lead SOIC_N packages.


Figure 3. Frequency Response

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## AD8042

## TABLE OF CONTENTS

Features1
Applications. .....  1
General Description ..... 1
Connection Diagram .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings .....  6
Maximum Power Dissipation .....  6
ESD Caution .....  .6
REVISION HISTORY
12/07-Rev. D to Rev. E
Changes to Figure 1 Caption ..... 1
Changes to Table 1 ..... 3
Changes to Figure 5 ..... 7
Changes to Figure 20 ..... 9
Changes to Layout and Figure 35 ..... 12
Changes to Figure 38 ..... 13
Changes to Single-Ended-to-Differential Driver Section ..... 14
Updated Outline Dimensions ..... 16
3/06-Rev. C to Rev. D
Changes to Text Prior to Table 2 ..... 4
8/04—Rev. B to Rev. C
Changes to Ordering Guide ..... 5
Changes to Outline Dimensions ..... 15
7/02—Rev. A to Rev. B
Changes to Specifications ..... 2
Typical Performance Characteristics .....  7
Applications Information ..... 12
Circuit Description ..... 12
Driving Capacitive Loads ..... 12
Overdrive Recovery ..... 12
Layout Considerations ..... 15
Outline Dimensions ..... 16
Ordering Guide ..... 16

## SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to 2.5 V , unless otherwise noted.
Table 1.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth, $\mathrm{V}_{\mathrm{o}}<0.5 \mathrm{~V}$ p-p <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Full Power Response <br> Settling Time to $1 \%$ <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{G}=+1 \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{R}_{\mathrm{F}}=200 \Omega \\ & \mathrm{G}=-1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=-1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \end{aligned}$ | $125$ $130$ | $\begin{aligned} & 160 \\ & 14 \\ & 200 \\ & 30 \\ & 26 \\ & 39 \end{aligned}$ |  | MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> MHz <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Total Harmonic Distortion Input Voltage Noise Input Current Noise Differential Gain Error (NTSC, 100 IRE) Differential Phase Error (NTSC, 100 IRE) Worst-Case Crosstalk | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=75 \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=75 \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & -73 \\ & 15 \\ & 700 \\ & 0.04 \\ & 0.04 \\ & 0.06 \\ & 0.24 \\ & -63 \end{aligned}$ | 0.06 0.12 | dB <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> \% <br> Degrees <br> Degrees <br> dB |
| DC PERFORMANCE <br> Input Offset Voltage <br> Offset Drift Input Bias Current <br> Input Offset Current Open-Loop Gain | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $R_{L}=1 \mathrm{k} \Omega$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | 90 | $\begin{aligned} & 3 \\ & 12 \\ & 1.2 \\ & \\ & 0.2 \\ & 100 \\ & 90 \end{aligned}$ | $\begin{aligned} & 9 \\ & 12 \\ & \\ & 3.2 \\ & 4.8 \\ & 0.5 \end{aligned}$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | $\mathrm{V}_{\text {cm }}=0 \mathrm{~V}$ to 3.5 V | 68 | $\begin{aligned} & 300 \\ & 1.5 \\ & -0.2 \text { to }+4 \\ & 74 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current Short-Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX, }} \mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} \text { to } 4.5 \mathrm{~V} \\ & \text { Sourcing } \\ & \text { Sinking } \\ & \mathrm{G}=+1 \end{aligned}$ | $\begin{aligned} & 0.10 \text { to } 4.9 \\ & 0.4 \text { to } 4.4 \end{aligned}$ | $\begin{aligned} & 0.03 \text { to } 4.97 \\ & 0.05 \text { to } 4.95 \\ & 0.36 \text { to } 4.45 \\ & 50 \\ & 90 \\ & 100 \\ & 20 \end{aligned}$ |  | V <br> V <br> V <br> mA <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current (Per Amplifier) <br> Power Supply Rejection Ratio | $\mathrm{V}_{\text {S- }}=0 \mathrm{~V}$ to -1 V , or $\mathrm{V}_{\mathrm{S}_{+}}=5 \mathrm{~V}$ to 6 V | 3 <br> 72 | $\begin{aligned} & 5.5 \\ & 80 \end{aligned}$ | 12 6.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

## AD8042

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to 1.5 V , unless otherwise noted.
Table 2.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth, $\mathrm{V}_{\mathrm{o}}<0.5 \mathrm{~V}$ p-p <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Full Power Response <br> Settling Time to 1\% <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{G}=+1 \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{R}_{\mathrm{F}}=200 \Omega \\ & \mathrm{G}=-1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{V}_{\mathrm{o}}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=-1, \mathrm{~V}_{\text {out }}=1 \mathrm{~V} \text { step } \end{aligned}$ | $\begin{aligned} & 120 \\ & 120 \end{aligned}$ | $\begin{aligned} & 140 \\ & 11 \\ & 170 \\ & 25 \\ & 30 \\ & 45 \end{aligned}$ |  | MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> MHz <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Total Harmonic Distortion Input Voltage Noise Input Current Noise Differential Gain Error (NTSC, 100 IRE) <br> Differential Phase Error (NTSC, 100 IRE) <br> Worst-Case Crosstalk | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { p-p, } \mathrm{G}=-1, \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 1.5 \mathrm{~V} \text {, Input } \mathrm{V}_{\mathrm{CM}}=1 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=75 \Omega \text { to } 1.5 \mathrm{~V} \text {, Input } \mathrm{V}_{\mathrm{CM}}=1 \mathrm{~V} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 1.5 \mathrm{~V}, \operatorname{Input} \mathrm{~V}_{\mathrm{CM}}=1 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=75 \Omega \text { to } 1.5 \mathrm{~V}, \operatorname{Input} \mathrm{~V}_{\mathrm{CM}}=1 \mathrm{~V} \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } 1.5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & -56 \\ & 16 \\ & 500 \\ & 0.10 \\ & 0.10 \\ & 0.12 \\ & 0.27 \\ & -68 \end{aligned}$ |  | dB <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> \% <br> Degrees <br> Degrees <br> dB |
| DC PERFORMANCE <br> Input Offset Voltage <br> Offset Drift Input Bias Current <br> Input Offset Current Open-Loop Gain | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $R \mathrm{~L}=1 \mathrm{k} \Omega$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | 90 | $\begin{aligned} & 3 \\ & 12 \\ & 1.2 \\ & \\ & 0.2 \\ & 100 \\ & 90 \end{aligned}$ | $\begin{aligned} & 9 \\ & 12 \\ & \\ & 3.2 \\ & 4.8 \\ & 0.6 \end{aligned}$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range <br> Common-Mode Rejection Ratio | $\mathrm{V}_{\text {cm }}=0 \mathrm{~V}$ to 1.5 V | 66 | $\begin{aligned} & 300 \\ & 1.5 \\ & -0.2 \text { to }+2 \\ & 74 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current <br> Short-Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \text { to } 1.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } 1.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega \text { to } 1.5 \mathrm{~V} \\ & \mathrm{~T}_{\text {Min }} \text { to } \mathrm{T}_{\text {MAX, }} \mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} \text { to } 2.5 \mathrm{~V} \\ & \text { Sourcing } \\ & \text { Sinking } \\ & \mathrm{G}=+1 \end{aligned}$ | $\begin{aligned} & 0.1 \text { to } 2.9 \\ & 0.3 \text { to } 2.6 \end{aligned}$ | $\begin{aligned} & 0.03 \text { to } 2.97 \\ & 0.05 \text { to } 2.95 \\ & 0.25 \text { to } 2.65 \\ & 50 \\ & 50 \\ & 70 \\ & 17 \end{aligned}$ |  | V <br> V <br> V <br> mA <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range Quiescent Current (Per Amplifier) Power Supply Rejection Ratio | $\mathrm{V}_{5-}=0 \mathrm{~V}$ to - 1 V , or $\mathrm{V}_{5+}=3 \mathrm{~V}$ to 4 V | $68$ | $\begin{aligned} & 5.5 \\ & 80 \end{aligned}$ | $\begin{aligned} & 12 \\ & 6.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |
| OPERATING TEMPERATURE RANGE |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to 0 V , unless otherwise noted.
Table 3.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth, $\mathrm{V}_{0}<0.5 \mathrm{~V}$ p-p <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Full Power Response <br> Settling Time to 1\% <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{G}=+1 \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{R}_{\mathrm{F}}=200 \Omega \\ & \mathrm{G}=-1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{V}_{\mathrm{o}}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=-1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \end{aligned}$ | $\begin{aligned} & 125 \\ & 145 \end{aligned}$ | $\begin{aligned} & 170 \\ & 18 \\ & 225 \\ & 35 \\ & 22 \\ & 32 \end{aligned}$ |  | MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> MHz <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Total Harmonic Distortion Input Voltage Noise Input Current Noise Differential Gain Error (NTSC, 100 IRE) Differential Phase Error (NTSC, 100 IRE) Worst-Case Crosstalk | $\begin{aligned} & f_{c}=5 \mathrm{MHz}, V_{o}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{G}=+2, R_{L}=150 \Omega \\ & \mathrm{G}=+2, R_{\mathrm{L}}=75 \Omega \\ & \mathrm{G}=+2, R_{\mathrm{L}}=150 \Omega \\ & \mathrm{G}=+2, R_{\mathrm{L}}=75 \Omega \\ & \mathrm{f}=5 \mathrm{MHz}, R_{L}=150 \Omega \end{aligned}$ |  | $\begin{aligned} & -78 \\ & 15 \\ & 700 \\ & 0.02 \\ & 0.02 \\ & 0.04 \\ & 0.12 \\ & -63 \end{aligned}$ | 0.05 0.10 | dB <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> fA/ $\sqrt{ } \mathrm{Hz}$ <br> \% <br> \% <br> Degrees Degrees dB |
| DC PERFORMANCE Input Offset Voltage <br> Offset Drift Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $\mathrm{RL}=1 \mathrm{k} \Omega$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | 90 | $\begin{aligned} & 3 \\ & 12 \\ & 1.2 \\ & 0.2 \\ & 0.2 \\ & 96 \\ & 86 \end{aligned}$ | $\begin{aligned} & 9.8 \\ & 14 \\ & \\ & 3.2 \\ & 4.8 \\ & 0.6 \end{aligned}$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | $\mathrm{V}_{\text {CM }}=-5 \mathrm{~V}$ to +3.5 V | 66 | $\begin{aligned} & 300 \\ & 1.5 \\ & -5.2 \text { to }+4 \\ & 74 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current <br> Short-Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega \end{aligned}$ <br> $\mathrm{T}_{\text {Min }}$ to $\mathrm{T}_{\text {MAX }}, \mathrm{V}_{\text {out }}=-4.5 \mathrm{~V}$ to +4.5 V <br> Sourcing <br> Sinking $G=+1$ | $\begin{aligned} & -4.8 \text { to }+4.8 \\ & -4 \text { to }+3.2 \end{aligned}$ | $\begin{aligned} & -4.97 \text { to }+4.97 \\ & -4.9 \text { to }+4.9 \\ & -4.2 \text { to }+3.5 \\ & 50 \\ & 100 \\ & 100 \\ & 25 \end{aligned}$ |  | V <br> V <br> V <br> mA <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current (Per Amplifier) <br> Power Supply Rejection Ratio | $\mathrm{V}_{\text {S- }}=-5 \mathrm{~V}$ to -6 V , or $\mathrm{V}_{\text {s+ }}=5 \mathrm{~V}$ to 6 V | $68$ | $\begin{aligned} & 6 \\ & 80 \end{aligned}$ |  | V <br> mA <br> dB |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 12.6 V |
| Internal Power Dissipation ${ }^{1}$ |  |
| $\quad$ 8-Lead PDIP (N) | 1.3 W |
| 8-Lead SOIC_N (R) | 0.9 W |
| Input Voltage (Common Mode) | $\pm \mathrm{V}_{\mathrm{S}} \pm 0.5 \mathrm{~V}$ |
| Differential Input Voltage | $\pm 3.4 \mathrm{~V}$ |
| Output Short-Circuit Duration | Observe Power |
|  | Derating Curves |
| Storage Temperature Range (N, R) | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec) | $300^{\circ} \mathrm{C}$ |

${ }^{1}$ Specification is for the device in free air: 8-Lead PDIP: $\theta_{\mathrm{JA}}=90^{\circ} \mathrm{C} / \mathrm{W}$
8-Lead SOIC_N: $\theta_{\mathrm{JA}}=155^{\circ} \mathrm{C} / \mathrm{W}$.
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the AD8042 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately $150^{\circ} \mathrm{C}$. Exceeding this limit temporarily can cause a shift in parametric performance due to a change in the stresses exerted on the die by the package.

Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period can result in device failure.

While the AD8042 is internally short-circuit protected, this may not be sufficient to guarantee that the maximum junction temperature $\left(150^{\circ} \mathrm{C}\right)$ is not exceeded under all conditions. To ensure proper operation, it is necessary to observe the maximum power derating curves.


Figure 4. Maximum Power Dissipation vs. Temperature

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Typical Distribution of $V_{\text {os }}$


Figure 6. Vos Drift Over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$


Figure 7. $I_{B}$ vs. Temperature


Figure 8. Open-Loop Gain vs. $R_{L}$ to 2.5 V


Figure 9. Open-Loop Gain vs. Temperature


Figure 10. Open-Loop Gain vs. Output Voltage

## AD8042



Figure 11. Input Voltage Noise vs. Frequency


Figure 12. Total Harmonic Distortion vs. Frequency


Figure 13. Worst Harmonic vs. Output Voltage


Figure 14. Differential Gain and Phase Errors


Figure 15. 0.1 dB Gain Flatness


Figure 16. Open-Loop Gain and Phase vs. Frequency


Figure 17. Closed-Loop Frequency Response vs. Temperature


Figure 18. Closed-Loop Frequency Response vs. Supply


Figure 19. Output Resistance vs. Frequency


Figure 20. Settling Time vs. Input Voltage


Figure 21. Common-Mode Rejection vs. Frequency


Figure 22. Output Saturation Voltage vs. Load Current

## AD8042



Figure 23. Supply Current vs. Temperature


Figure 24. PSRR vs. Frequency


Figure 25. Output Voltage vs. Frequency


Figure 26. Overshoot vs. Load Capacitance


Figure 27. Closed-Loop Gain vs. Frequency Response


Figure 28. Crosstalk (Output-to-Output) vs. Frequency


Figure 29. Output Swing with Load Reference to Supply Midpoint


Figure 30. Output Swing with Load Reference to Negative to Supply


Figure 31.1 V Pulse Response, $V_{s}=5 \mathrm{~V}$


Figure 32. 100 mV Pulse Response, $V_{S}=5 \mathrm{~V}$


Figure 33. Rail-to-Rail Output Swing, $V_{s}=3 \mathrm{~V}$


Figure 34. 100 mV Pulse Response, $V_{S}=3 \mathrm{~V}$

## APPLICATIONS INFORMATION

## CIRCUIT DESCRIPTION

The AD8042 is fabricated on the Analog Devices, Inc., proprietary eXtra-Fast Complementary Bipolar (XFCB) process, which enables the construction of PNP and NPN transistors with similar $\mathrm{f}_{\mathrm{t}}$ in the 2 GHz to 4 GHz region. The process is dielectrically isolated to eliminate the parasitic and latch-up problems caused by junction isolation. These features allow the construction of high frequency, low distortion amplifiers with low supply currents. This design uses a differential output input stage to maximize bandwidth and headroom (see Figure 35). The smaller signal swings required on the first stage outputs (nodes SIP, SIN) reduce the effect of nonlinear currents due to junction capacitances and improve the distortion performance. With this design, harmonic distortion of better than $-77 \mathrm{~dB} @ 1 \mathrm{MHz}$ into $100 \Omega$ with $V_{\text {out }}=2 \mathrm{~V}$ p-p (gain $=+2$ ) on a single 5 V supply is achieved.


Figure 35. Simplified Schematic
The rail-to-rail output range of the AD8042 is provided by a complementary common-emitter output stage. High output drive capability is provided by injecting all output stage predriver currents directly into the bases of the output devices Q8 and Q36. Biasing of Q8 and Q36 is accomplished by I8 and I5, along with a common-mode feedback loop (not shown). This circuit topology allows the AD8042 to drive 40 mA of output current with the outputs within 0.5 V of the supply rails.

On the input side, the device can handle voltages from 0.2 V below the negative rail to within 1.2 V of the positive rail. Exceeding these values does not cause phase reversal; however, the input ESD devices do begin to conduct if the input voltages exceed the rails by greater than 0.5 V .

## DRIVING CAPACITIVE LOADS

The capacitive load drive of the AD8042 can be increased by adding a low valued resistor in series with the load. Figure 36 shows the effects of a series resistor on capacitive drive for varying voltage gains. As the closed-loop gain is increased, the larger phase margin allows for larger capacitive loads with less overshoot. Adding a series resistor with lower closed-loop gains accomplishes the same effect. For large capacitive loads, the frequency response of the amplifier is dominated by the roll-off of the series resistor and capacitive load.


Figure 36. Capacitive Load Drive vs. Closed-Loop Gain

## OVERDRIVE RECOVERY

Overdrive of an amplifier occurs when the output and/or input range are exceeded. The amplifier must recover from this overdrive condition. As shown in Figure 37, the AD8042 recovers within 30 ns from negative overdrive and within 25 ns from positive overdrive.


Figure 37. Overdrive Recovery

## Single-Supply Composite Video Line Driver

The two op amps of an AD8042 can be configured as a singlesupply dual line driver for composite video. The wide signal swing of the AD8042 enables this function to be performed without using any type of clamping or dc restore circuit, which can cause signal distortion.

Figure 38 shows a schematic for a circuit that is driven by a single composite video source that is ac-coupled, level-shifted and applied to both noninverting inputs of the two amplifiers. Each op amp provides a separate $75 \Omega$ composite video output. To obtain single-supply operation, ac coupling is used throughout. The large capacitor values are required to ensure that there is minimal tilting of the video signals due to their low frequency $(30 \mathrm{~Hz})$ signal content. The circuit shown was measured to have a differential gain of $0.06 \%$ and a differential phase of $0.06^{\circ}$.

The input is terminated in $75 \Omega$ and ac-coupled via $\mathrm{C}_{\text {IN }}$ to a voltage divider that provides the dc bias point to the input. Setting the optimal bias point requires some understanding of the nature of composite video signals and the video performance of the AD8042.


Figure 38. Single-Supply Composite Video Line Driver Using AD8042
Signals of bounded peak-to-peak amplitude that vary in duty cycle require larger dynamic swing capability than their peak-to-peak amplitude after ac coupling. As a worst case, the dynamic signal swing required approaches twice the peak-to-peak value. The two bounding cases are for a duty cycle that is mostly low, but occasionally goes high at a fraction of a percent duty cycle, and vice versa.

Composite video is not quite this demanding. One bounding extreme is for a signal that is mostly black for an entire frame but has a white (full intensity), minimum width spike at least once per frame.

The other extreme is for a video signal that is full white everywhere. The blanking intervals and sync tips of such a signal have negative going excursions in compliance with composite video specifications. The combination of horizontal and vertical blanking intervals limit such a signal to being at its highest level (white) for only about $75 \%$ of the time.

As a result of the duty cycle variations between the two extremes presented, a 1 V p-p composite video signal that is multiplied by a gain of 2 requires about 3.2 V p-p of dynamic voltage swing at the output for an op amp to pass a composite video signal of arbitrary duty cycle without distortion.

Some circuits use a sync tip clamp along with ac coupling to hold the sync tips at a relatively constant level, which lowers the amount of dynamic signal swing required. However, these circuits can have artifacts, such as sync tip compression, unless they are driven by sources with very low output impedance.

The AD8042 not only has ample signal swing capability to handle the dynamic range required without using a sync tip clamp but also has good video specifications such as differential gain and differential phase when buffering these signals in an ac-coupled configuration.

To test the dynamic range, the differential gain and differential phase were measured for the AD8042 while the supplies were varied. As the lower supply is raised to approach the video signal, the first effect observed is that the sync tips become compressed before the differential gain and differential phase are adversely affected. Therefore, there must be adequate swing in the negative direction to pass the sync tips without compression.

As the upper supply is lowered to approach the video, the differential gain and differential phase was not significantly affected until the difference between the peak video output and the supply reached 0.6 V . Therefore, the highest video level should be kept at least 0.6 V below the positive supply rail.

Therefore, it was found that the optimal point to bias the noninverting input is at 2.2 V dc . Operating at this point, the worst-case differential gain is measured at $0.06 \%$ and the worstcase differential phase is $0.06^{\circ}$.

The ac-coupling capacitors used in the circuit at first glance appear quite large. A composite video signal has a lower frequency band edge of 30 Hz . The resistances at the various ac coupling points, especially at the output, are quite small. To minimize phase shifts and baseline tilt, the large value capacitors are required. For video system performance that is not to be of the highest quality, the value of these capacitors can be reduced by a factor of up to five with only a slightly observable change in the picture quality.

## Single-Ended-to-Differential Driver

Using a cross-coupled, single-ended-to-differential converter (SEDC), the AD8042 makes a good general-purpose differential line driver. This SEDC can be used for applications such as driving Category-5 (CAT-5) twisted pair wires. Figure 39 shows a configuration for a circuit that performs this function that can be used for video transmission over a differential pair or various data communication purposes.


Figure 39. Single-Ended-to-Differential Twisted Pair Line Driver
Each of the op amps of the AD8042 is configured as a unity gain follower by the feedback resistors $\left(\mathrm{R}_{\mathrm{A}}\right)$. Each op amp output also drives the other as a unity gain inverter via $\mathrm{R}_{\mathrm{B}}$, creating a totally symmetrical circuit.

If the noninverting input of AMP2 is grounded and a small positive signal is applied to the noninverting input of AMP1, the output of AMP1 is driven to saturation in the positive direction and the input of AMP2 is driven to saturation in the negative direction. This is similar to the way a conventional op amp behaves without any feedback.

If a resistor $\left(R_{F}\right)$ is connected from the output of AMP2 to the noninverting input of AMP1, negative feedback is provided, which closes the loop. An input resistor ( $\mathrm{R}_{\mathrm{IN}}$ ) makes the circuit look like a conventional inverting op amp configuration with differential outputs.

The gain of this circuit from input to either output is $\pm \mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{IN}}$, or the single-ended-to-differential gain is $2 \times \mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{IN}}$. This gives the circuit the advantage of being able to adjust its gain by changing a single resistor.

The cable has a characteristic impedance of about $120 \Omega$. Each driver output is back terminated with a pair of $60.4 \Omega$ resistors to make the source look like $120 \Omega$. The receive end is terminated with $121 \Omega$, and the signal is measured differentially with a pair of scope probes. One channel on the oscilloscope is inverted and then the signals are added.

Figure 40 shows the results of the circuit in Figure 39 driving 50 meters of CAT- 5 cable.


Figure 40. Differential Driver Frequency Response

## Single-Supply Differential A/D Driver

The single-ended-to-differential converter circuit is also useful as a differential driver for video speed, single-ended, differential input ADCs. Figure 41 is a schematic that shows such a circuit differentially driving an AD9220, a 12-bit, 10 MSPS ADC.


Figure 41. AD8042 Differential Driver for the AD9220 12-Bit, 10 MSPS ADC

The circuit was tested with a 1 MHz input signal and clocked at 10 MHz . An FFT response of the digital output is shown in Figure 42.

Pin 5 is biased at 2.5 V by the voltage divider and bypassed. This biases each output at 2.5 V . $\mathrm{V}_{\text {IN }}$ is ac-coupled such that $\mathrm{V}_{\text {IN }}$ going positive makes VINA go positive and VINB go in the negative direction. The opposite happens for a negative going $\mathrm{V}_{\mathrm{IN}}$.


Figure 42. FFT of the AD9220 Output When Driven by the AD8042

## HDSL Line Driver

High bit rate digital subscriber line (HDSL) is a popular means of providing data communication at DS1 rates ( 1.544 Mbps ) over moderate distances via conventional telephone twisted pair wires. In these systems, the transceiver at the customer's end is powered sometimes via the twisted pair from a power source at the central office. Sometimes, it is required to raise the dc voltage of the power source to compensate for IR drops in long lines or lines with narrow gauge wires.

Because of the IR drop, it is highly desirable to keep the power consumption of the customer's transceiver as low as possible. One means to realize significant power savings is to run the transceiver from a $\pm 5 \mathrm{~V}$ supply instead of the more conventional $\pm 12 \mathrm{~V}$.

The high output swing and current drive capability of the AD8042 make it ideally suited to this application. Figure 43 shows a circuit for the analog portion of an HDSL transceiver using the AD8042 as the line driver.


Figure 43. HDSL Line Driver

## LAYOUT CONSIDERATIONS

The specified high speed performance of the AD8042 requires careful attention to board layout and component selection. Proper RF design techniques and low-pass parasitic component selection are necessary.

The PCB should have a ground plane covering all unused portions of the component side of the board to provide a low impedance path. The ground plane should be removed from the area near the input pins to reduce the stray capacitance.

Chip capacitors should be used for the supply bypassing. One end should be connected to the ground plane and the other within $1 / 8$-inch of each power pin. An additional large $(0.47 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ ) tantalum electrolytic capacitor should be connected in parallel, but not necessarily so close to supply current, for fast, large signal changes at the output.

The feedback resistor should be located close to the inverting input pin to keep the stray capacitance at this node to a minimum. Capacitance variations of less than 1 pF at the inverting input significantly affect high speed performance.

Stripline design techniques should be used for long signal traces (greater than approximately one inch). These should be designed with a characteristic impedance of $50 \Omega$ or $75 \Omega$ and be properly terminated at each end.

## AD8042

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-001
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 44. 8-Lead Plastic Dual In-Line Package [PDIP] Narrow Body ( $\mathrm{N}-\mathrm{8}$ )—Dimensions shown in inches and (millimeters)


COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 45. 8-Lead Standard Small Outline Package [SOIC_N]
Narrow Body (R-8)—Dimensions shown in millimeters and (inches)

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :---: | :---: | :---: | :---: |
| AD8042AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead PDIP | N-8 |
| AD8042AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| AD8042AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13" Reel | R-8 |
| AD8042AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7" Reel | R-8 |
| AD8042ARZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| AD8042ARZ-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13" Reel | R-8 |
| AD8042ARZ-REEL71 AD8042ACHIPS | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7" Reel DIE | R-8 |

[^0]
# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD8042ARZ-REEL7 AD8042ARZ-REEL AD8042ARZ


[^0]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

