

### Please note that Cypress is an Infineon Technologies Company.

The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio.

### Continuity of document content

The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page.

## Continuity of ordering part numbers

Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering.



### S25HS256T/S25HS512T/S25HS01GT S25HL256T/S25HL512T/S25HL01GT

# 256-Mb (32-MB)/512-Mb (64-MB)/ 1-Gb (128-MB), HS-T (1.8-V)/HL-T (3.0-V), Semper<sup>®</sup> Flash with Quad SPI

### **Device Overview**

#### Architecture

- Cypress 45-nm MirrorBit<sup>®</sup> technology that stores two data bits in each memory array cell
- Sector Architecture options

Uniform: Address space consists of all 256 KB Sectors
Hybrid

- Configuration 1: Address space consists of thirty-two 4 KB sectors grouped either on the top or the bottom while the remaining sectors are all 256 KB
- Configuration 2: Address space consists of thirty-two 4 KB sectors equally split between top and bottom while the remaining sectors are all 256 KB
- Page Programming buffer of 256 or 512 bytes
- OTP Secure Silicon array of 1024 bytes (32 × 32 bytes)

#### Interface

- Quad SPI
  - □ Supports 1S-1S-4S, 1S-4S-4S, 1S-4D-4D, 4S-4S-4S, 4S-4D-4D protocols
  - □ SDR option runs up to 83 MBps (166 MHz clock speed)
  - DDR option runs up to 102 MBps (102 MHz clock speed)
- Dual SPI
  - □ Supports 1S-2S-2S protocol
  - □ SDR option runs up to 41.5 MBps (166 MHz clock speed)
- SPI
  - □ Supports 1S-1S-1S protocol
  - □ SDR option runs up to 21 MBps (166 MHz clock speed)

#### Highlights

- Safety Features
  - Functional Safety with the Industry's first ISO26262 ASIL B compliant and ASIL D ready NOR flash
  - □ EnduraFlex<sup>™</sup> Architecture provides High-Endurance and Long Retention Partitions
  - Data Integrity CRC detects errors in memory array
  - SafeBoot reports device initialization failures, detects configuration corruption, and provides recovery options
  - Built-in Error Correcting Code (ECC) corrects Single-bit Error and detects Double-bit Error (SECDED) on memory array data
  - Sector Erase Status indicator for power loss during erase

#### Protection Features

- Legacy Block Protection for memory array and device configuration
- Advanced Sector Protection for individual memory array sector based protection

- AutoBoot enables immediate access to the memory array following power-on
- Hardware Reset through CS# Signaling method (JEDEC) / individual RESET# pin / DQ3\_RESET# pin

#### Identification

- Serial Flash Discoverable Parameters (SFDP) describing device functions and features
- Device Identification, Manufacturer Identification and Unique Identification

#### **Data Integrity**

- 256 Mb Devices
  - Image: Minimum 640,000 Program-Erase Cycles for the Main array
- 512 Mb Devices
  - Image: Minimum 1,280,000 Program-Erase Cycles for the Main array
- 1 Gb Devices
  - Image: Minimum 2,560,000 Program-Erase Cycles for the Main array
- All Devices
- Minimum 300,000 Program-Erase Cycles for the 4 KB Sectors
- Image: Minimum 25 Years Data Retention

#### Supply Voltage

- 1.7-V to 2.0-V (HS-T)
- 2.7-V to 3.6-V (HL-T)

#### Grade/Temperature Range

- Industrial (–40 °C to +85 °C)
- Industrial Plus (–40 °C to +105 °C)
- Automotive AEC-Q100 Grade 3 (-40 °C to +85 °C)
- Automotive AEC-Q100 Grade 2 (-40 °C to +105 °C)
- Automotive AEC-Q100 Grade 1 (-40 °C to +125 °C)

#### Packages

- 256 Mb and 512 Mb:
  - □ 24-ball BGA  $6 \times 8$  mm □ 16-lead SOIC (300 mil)
- $\square$  8-contact WSON 6 × 8 mm
- 1 Gb:
  - □ 24-ball BGA 8 × 8 mm □ 16-lead SOIC (300 mil)



### **Performance Summary**

#### Maximum Read Rates

| Transaction   | Initial Access Latency (Cycles) | Clock Rate (MHz) | MBps  |
|---------------|---------------------------------|------------------|-------|
| SPI Read      | 0                               | 50               | 6.25  |
| SPI Fast Read | 9                               | 166              | 20.75 |
| Dual Read SDR | 7                               | 166              | 41.5  |
| Quad Read SDR | 10                              | 166              | 83    |
| Quad Read DDR | 7                               | 102              | 102   |

#### Typical Program and Erase Rates

| Operation                                           | KBps      |
|-----------------------------------------------------|-----------|
| 256B Page Programming (4 KB Sector / 256 KB Sector) | 595 / 533 |
| 512B Page Programming (4 KB Sector / 256 KB Sector) | 753 / 898 |
| 256 KB Sector Erase                                 | 331       |
| 4 KB Sector Erase                                   | 95        |

#### Typical Current Consumption

| Operation              | Current (mA) |
|------------------------|--------------|
| SDR Read 50 MHz        | 10           |
| SDR Read 166 MHz       | 53           |
| DDR Read 102 MHz       | 50           |
| Program                | 50           |
| Erase                  | 50           |
| Standby (HS-T)         | 0.011        |
| Standby (HL-T)         | 0.014        |
| Deep Power Down (HS-T) | 0.0013       |
| Deep Power Down (HL-T) | 0.0022       |



### **Pinout and Signal Description**







Note

1. Flash memory devices in BGA packages can be damaged if exposed to ultrasonic cleaning methods. The package, data integrity, or both may be compromised if the package body is exposed to temperatures above 150 °C for prolonged periods of time.



### S25HS256T/S25HS512T/S25HS01GT S25HL256T/S25HL512T/S25HL01GT

### Figure 3. 8-Connector Package (WSON 6 X 8), Top View



### Table 1. Signal Description

| Symbol          | Туре                           | Mandatory /<br>Optional | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------|--------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS#             | Input                          | Mandatory               | <b>Chip Select (CS#).</b> All bus transactions are initiated with a HIGH to LOW transition on CS# and terminated with a LOW to HIGH transition on CS#. Driving CS# LOW enables the device, placing it in the active mode. When CS# is driven HIGH, the device enters standby mode, unless an internal embedded operation is in progress. All other input pins are ignored and the output pins are put in high impedance state. On parts where the pin configuration offers a dedicated RESET# pin, it remains active when CS# is HIGH. |
| СК              | Input                          | Mandatory               | <b>Clock (CK)</b> . Clock provides the timing of the serial interface. Transactions are latched<br>on the rising edge of the clock. In SDR protocol, command, address and data inputs are<br>latched on the rising edge of the clock, while data is output on the falling edge of the<br>clock. In DDR protocol, command, address and data inputs are latched on both edges<br>of the clock, and data is output on both edges of the clock.                                                                                            |
| DQ0 / SI        | Input/Output                   | Mandatory               | Serial Input (SI) for single SPI protocol<br>DQ0 Input/ Output for Dual or Quad SPI protocol                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DQ1/SO          | Input/Output                   | Mandatory               | Serial Output (SO) for single SPI protocol<br>DQ1 Input/ Output for Dual or Quad SPI protocol                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DQ2 / WP#       | Input/Output<br>(weak Pull-up) | Mandatory               | Write Protect (WP#) for single and dual SPI protocol<br>DQ2 Input/ Output for Quad SPI protocol<br>The signal has an internal pull-up resistor and can be left unconnected in the host<br>system if not used for Quad transactions or write protection. If write protection is<br>enabled, the host system is required to drive WP# HIGH or LOW during write register<br>transactions.                                                                                                                                                 |
| DQ3 /<br>RESET# | Input/Output<br>(weak Pull-up) | Mandatory               | <b>RESET#</b> for single and dual SPI protocol. This signal can be configured as RESET#<br>when CS# is HIGH or Quad SPI protocol is disabled.<br><b>DQ3 Input/ Output</b> for Quad SPI protocol<br>The signal has an internal pull-up resistor and can be left unconnected in the host<br>system if not used for Quad SPI transactions or RESET#                                                                                                                                                                                       |
| RESET#          | Input (weak<br>Pull-up)        | Optional                | <b>Hardware Reset (RESET#)</b> . When LOW, the device will self initialize and return to the array read state. DQ[3:0] are placed into the high impedance state when RESET# is LOW. RESET# includes a weak pull-up, meaning, if RESET# is left unconnected it will be pulled up to the HIGH state on its own.                                                                                                                                                                                                                          |
| V <sub>CC</sub> | Power Supply                   | Mandatory               | Core Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>SS</sub> | Ground Supply                  | Mandatory               | Core Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DNU             | _                              | _                       | Do Not Use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



### **General Description**

The Cypress Semper<sup>™</sup> Flash with Quad SPI family of products are high-speed CMOS, MirrorBit NOR flash devices. Semper Flash is designed for Functional Safety with development according to ISO 26262 standard to achieve ASIL-B compliance and ASIL-D readiness.

Semper Flash with Quad SPI devices support traditional SPI single bit serial input and output, optional two bit (Dual I/O or DIO) as well as four bit wide Quad I/O (QIO) and Quad Peripheral Interface (QPI) protocols. In addition, there are DDR read transactions for QIO and QPI that transfer address and read data on both edges of the clock.

Read operations from the device are burst oriented. Read transactions can be configured to use either a wrapped or linear burst. Wrapped bursts read from a single page whereas linear bursts can read the whole memory array.

The erased state of each memory bit is a logic 1. Programming changes a logic 1 (HIGH) to a logic 0 (LOW). Only an erase operation can change a memory bit from a 0 to a 1. An erase operation must be performed on a complete sector (4 KBs or 256 KBs).

Semper Flash provides a flexible sector architecture. The address space can be configured as either a uniform 256 KB sector array, or a hybrid configuration 1 where thirty-two 4 KB sectors are either grouped at the top or at the bottom while the remaining sectors are all 256 KB, or a hybrid configuration 2 where the thirty-two 4 KB sectors are equally split between the top and the bottom while the remaining sectors are all 256 KB.

The Page Programming Buffer used during a single programming operation is configurable to either 256 bytes or 512 bytes. The 512 byte option provides the highest programming throughput.



#### Figure 4. Logic Block Diagram

The Semper Flash with Quad SPI family consists of multiple densities with, 1.8V and 3.0V core and I/O voltage options.

The device control logic is subdivided into two parallel operating sections: the Host Interface Controller (HIC) and the Embedded Algorithm Controller (EAC). The HIC monitors signal levels on the device inputs and drives outputs as needed to complete read, program, and write data transfers with the host system. The HIC delivers data from the currently entered address map on read transfers; places write transfer address and data information into the EAC command memory, and notifies the EAC of power transition, and write transfers. The EAC interrogates the command memory, after a program or write transfer, for legal command sequences and performs the related Embedded Algorithms.

Changing the nonvolatile data in the memory array requires a sequence of operations that are part of Embedded Algorithms (EA). The algorithms are managed entirely by the internal EAC. The main algorithms perform programming and erase of the main flash array data. The host system writes command codes to the flash device. The EAC receives the command, performs all the necessary steps to complete the transaction, and provides status information during the progress of an EA.



Executing code directly from Flash memory is often called Execute-In-Place (XIP). By using XIP with Semper Flash devices at the higher clock rates with Quad or DDR Quad SPI transactions, the data transfer rate can match or exceed traditional parallel or asynchronous NOR flash memories while reducing signal count dramatically.

EnduraFlex™ Architecture provides system designers the ability to customize the NOR Flash endurance and retention for their specific application. The host defines partitions for high endurance or long retention, providing up to 1+ million cycles or 25 years of data retention.

The Semper Flash with Quad SPI device supports error detection and correction by generating an embedded Hamming error correction code during memory array programming. This ECC code is then used for single-bit and double-bit error detection and single-bit correction during read.

The Semper Flash with Quad SPI device has built-in diagnostic features providing the host system with the device status.

- Program and Erase Operation: Reporting of program or erase success, failure and suspend status
- Error Detection and Correction: 1-bit and/or 2-bit error status with address trapping and error count
- Data Integrity Check: Error detection over memory array contents
- SafeBoot: Reporting of proper flash device initialization and configuration corruption recovery
- Sector Erase Status: Reporting of erase success or failure status per sector
- Sector Erase Counter: Counts the number of erase cycles per sector



### **Ordering Information**

#### Ordering Part Number

The ordering part number is formed by a valid combination of the following:



Register for the Semper Access Program and get access to datasheets, application notes, models, software, and evaluation kits.

<sup>2.</sup> See Packing and Packaging Handbook on www.cypress.com for further information.



### **Document History Page**

#### Document Title: S25HS256T/S25HS512T/S25HS01GT/S25HL256T/S25HL512T/S25HL01GT, 256-Mb (32-MB)/512-Mb (64-MB)/ 1-Gb (128-MB), HS-T (1.8-V)/HL-T (3.0-V), Semper<sup>®</sup> Flash with Quad SPI Document Number: 002-23880 Submission Rev. ECN No. **Description of Change** Date \*\* 6169693 05/09/2018 New data sheet. 07/09/2019 \*A 6616129 Changed status from Preliminary to Final. Updated Document Title to read as "S25HS256T/S25HS512T/S25HS01GT/S25HL256T/S25HL512T/S25HL01GT, 256-Mb (32-MB)/512-Mb (64-MB)/1-Gb (128-MB), HS-T (1.8-V)/HL-T (3.0-V), Semper® Flash with Quad SPI". Added S25HS256T, S25HL256T parts related information in all instances across the document. Updated to new template.



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| cypress.com/arm       |
|-----------------------|
| press.com/automotive  |
| cypress.com/clocks    |
| cypress.com/interface |
| cypress.com/iot       |
| cypress.com/memory    |
| cypress.com/mcu       |
| cypress.com/psoc      |
| cypress.com/pmic      |
| cypress.com/touch     |
| cypress.com/usb       |
| cypress.com/wireless  |
|                       |

#### **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

#### Cypress Developer Community Community | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

<sup>©</sup> Cypress Semiconductor Corporation, 2018–2019. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property jaws and treaties of the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach, and defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or properly damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk Device whose failure to perform can be reasonably expected to cause, directly or indirectly, the failure of the High-Risk Device, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release