



# **DAC7724 DAC7725**

For most current data sheet and other product information, visit www.burr-brown.com

# 12-Bit Quad Voltage Output DIGITAL-TO-ANALOG CONVERTER

### **FEATURES**

- LOW POWER: 250mW max
- SINGLE SUPPLY OUTPUT RANGE: +10V
- DUAL SUPPLY OUTPUT RANGE: ±10V
- SETTLING TIME: 10µs to 0.012%
- 12-BIT LINEARITY AND MONOTONICITY: -40°C to +85°C
- RESET TO MID-SCALE (DAC7724) OR ZERO-SCALE (DAC7725)
- DATA READBACK
- DOUBLE-BUFFERED DATA INPUTS

### **APPLICATIONS**

- PROCESS CONTROL
- CLOSED-LOOP SERVO-CONTROL
- MOTOR CONTROL
- DATA ACQUISITION SYSTEMS

### DESCRIPTION

The DAC7724 and DAC7725 are 12-bit quad voltage output digital-to-analog converters with guaranteed 12-bit monotonic performance over the specified temperature range. They accept 12-bit parallel input data, have double-buffered DAC input logic (allowing simultaneous update of all DACs), and provide a readback mode of the internal input registers. An asynchronous reset clears all registers to a mid-scale code of 800<sub>H</sub> (DAC7724) or to a zero-scale of 000<sub>H</sub> (DAC7725). The DAC7724 and DAC7725 can operate from a single +15V supply, or from +15V and -15V supplies.

Low power and small size per DAC make the DAC7724 and DAC7725 ideal for automatic test equipment, DAC-per-pin programmers, data acquisition systems, and closed-loop servo-control. The DAC7724 and DAC7725 are available in a PLCC-28 or a SO-28 package, and offer guaranteed specifications over the -40°C to +85°C temperature range.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111

Twx: 910-952-1111 • Internet: http://www.burr-brown.com/ • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

© 1999 Burr-Brown Corporation PDS-1517B Printed in U.S.A. April, 2000

# **SPECIFICATION (DUAL SUPPLY)**

At  $T_A = -40^{\circ}\text{C}$  to +85°C,  $V_{CC} = +15\text{V}$ ,  $V_{DD} = +5\text{V}$ ,  $V_{SS} = -15\text{V}$ ,  $V_{REFH} = +10\text{V}$ ,  $V_{REFL} = -10\text{V}$ , unless otherwise noted.

|                                                                                        |                                                                            |                         | DAC7724N<br>DAC7725N     |                          | DAC7724NB, UB<br>DAC7725NB, UB |             |               |                    |
|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------|--------------------------|--------------------------|--------------------------------|-------------|---------------|--------------------|
| PARAMETER                                                                              | CONDITIONS                                                                 | MIN                     | TYP                      | MAX                      | MIN                            | TYP         | MAX           | UNITS              |
| ACCURACY<br>Linearity Error                                                            |                                                                            |                         |                          | ±2                       |                                |             | ±1            | LSB <sup>(1)</sup> |
| Linearity Matching <sup>(2)</sup> Differential Linearity Error Monotonicity            | T <sub>MIN</sub> to T <sub>MAX</sub>                                       | 12                      |                          | ±2<br>±1                 | *                              |             | ±1<br>±1      | LSB<br>LSB<br>Bits |
| Zero-Scale Error<br>Zero-Scale Drift                                                   | Code = 000 <sub>H</sub>                                                    |                         | 1                        | ±2                       |                                | *           | *             | LSB<br>ppm/°C      |
| Zero-Scale Matching <sup>(2)</sup> Full-Scale Error Full-Scale Matching <sup>(2)</sup> | Code = FFF <sub>H</sub>                                                    |                         |                          | ±2<br>±2<br>±2           |                                |             | ±1<br>*<br>±1 | LSB<br>LSB<br>LSB  |
| Power Supply Sensitivity                                                               | At Full Scale                                                              |                         | 10                       |                          |                                | *           |               | ppm/V              |
| ANALOG OUTPUT Voltage Output(3) Output Current                                         |                                                                            | V <sub>REFL</sub><br>±5 |                          | V <sub>REFH</sub>        | *                              |             | *             | V<br>mA            |
| Load Capacitance<br>Short-Circuit Current<br>Short-Circuit Duration                    | No Oscillation $ \label{eq:continuous}                                   $ |                         | 500<br>±20<br>Indefinite |                          |                                | *<br>*<br>* |               | pF<br>mA           |
| REFERENCE INPUT                                                                        |                                                                            |                         |                          |                          |                                |             |               |                    |
| V <sub>REFH</sub> Input Range                                                          |                                                                            | V <sub>REFL</sub> +1.25 |                          | +10                      | *                              |             | *             | V                  |
| V <sub>REFL</sub> Input Range<br>Ref High Input Current                                |                                                                            | −10<br>−0.5             |                          | V <sub>REFH</sub> - 1.25 | *                              |             | *             | V<br>mA            |
| Ref Low Input Current                                                                  |                                                                            | -0.5<br>-3.5            |                          | 0                        | *                              |             | *             | mA                 |
| DYNAMIC PERFORMANCE                                                                    |                                                                            |                         |                          |                          |                                |             |               |                    |
| Settling Time                                                                          | To ±0.012%, 20V Output Step                                                |                         | 8                        | 10                       |                                | *           | *             | μs                 |
| Channel-to-Channel Crosstalk                                                           | Full-Scale Step                                                            |                         | 0.25                     |                          |                                | *           |               | LSB                |
| Digital Feedthrough                                                                    | f = 10kHz                                                                  |                         | 2<br>65                  |                          |                                | *           | *             | nV-s<br>nV/√Hz     |
| Output Noise Voltage  DIGITAL INPUT/OUTPUT                                             | T = TUKHZ                                                                  |                         | 65                       |                          |                                | *           |               | NV/VHZ             |
| Logic Family Logic Levels                                                              |                                                                            | TTL-0                   | l<br>Compatible (        | I<br>CMOS<br>            | *                              |             |               |                    |
| $V_{IH}$                                                                               | $I_{IH} \le \pm 10 \mu A$                                                  | 2.4                     |                          | V <sub>DD</sub> +0.3     | *                              |             | *             | V                  |
| V <sub>IL</sub>                                                                        | $I_{IL} \le \pm 10 \mu A$                                                  | -0.3                    |                          | 0.8                      | *                              |             | *             | V                  |
| V <sub>OH</sub>                                                                        | $I_{OH} = -0.8 \text{mA}$                                                  | 3.6<br>0.0              |                          | V <sub>DD</sub><br>0.4   | *                              |             | *             | V<br>V             |
| V <sub>OL</sub><br>Data Format                                                         | I <sub>OL</sub> = 1.6mA                                                    |                         | l<br>traight Binaı       | 1                        | *                              | *           | *             | V V                |
| POWER SUPPLY REQUIREMENTS                                                              |                                                                            |                         |                          |                          |                                |             |               |                    |
| V <sub>DD</sub>                                                                        |                                                                            | +4.75                   |                          | +5.25                    | *                              |             | *             | V                  |
| V <sub>CC</sub>                                                                        |                                                                            | +14.25                  |                          | +15.75                   | *                              |             | *             | V                  |
| V <sub>SS</sub>                                                                        |                                                                            | -14.25                  |                          | -15.75                   | *                              |             | *             | V                  |
| I <sub>DD</sub>                                                                        |                                                                            |                         | 50                       |                          |                                | *           | *             | μΑ                 |
| Icc                                                                                    |                                                                            | _                       | 6                        | 8.5                      | <b>.</b>                       | *           | *             | mA<br>m A          |
| I <sub>SS</sub> Power Dissipation                                                      |                                                                            | -8                      | −6<br>180                | 250                      | *                              | *<br>*      | *             | mA<br>mW           |
| TEMPERATURE RANGE                                                                      |                                                                            |                         | 1.50                     | 200                      |                                | -           |               | 111/4              |
| Specified Performance                                                                  |                                                                            | -40                     |                          | +85                      | *                              |             | *             | °C                 |

NOTES: (1) LSB means Least Significant Bit, when  $V_{REFH}$  equals +10V and  $V_{REFL}$  equals -10V, then one LSB equals 4.88mV. (2) All DAC outputs will match within the specified error band. (3) Ideal output voltage, does not take into account zero or full-scale error.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



# **SPECIFICATION (SINGLE SUPPLY)**

At  $T_A = -40^{\circ}\text{C}$  to +85°C,  $V_{CC} = +15\text{V}$ ,  $V_{DD} = +5\text{V}$ ,  $V_{SS} = GND$ ,  $V_{REFH} = +10\text{V}$ ,  $V_{REFL} = 0\text{V}$ , unless otherwise noted.

|                                                                                                                                                                                                           |                                                                                                                             |                                              | DAC7724N<br>DAC7725N |                                                       | DAC7724NB, UB<br>DAC7725NB, UB |             |                     |                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------|-------------------------------------------------------|--------------------------------|-------------|---------------------|----------------------------------------------------|
| PARAMETER                                                                                                                                                                                                 | CONDITIONS                                                                                                                  | MIN                                          | TYP                  | MAX                                                   | MIN                            | TYP         | MAX                 | UNITS                                              |
| ACCURACY Linearity Error <sup>(1)</sup> Linearity Matching <sup>(3)</sup> Differential Linearity Error Monotonicity Zero-Scale Error Zero-Scale Drift Zero-Scale Matching <sup>(3)</sup> Full-Scale Error | $T_{MIN}$ to $T_{MAX}$ $Code = 004_{H}$ $Code = FFF_{H}$                                                                    | 12                                           | 2                    | ±2<br>±2<br>±1<br>±4<br>±4                            | *                              | *           | ±1<br>±1<br>±1<br>* | LSB <sup>(2)</sup> LSB LSB Bits LSB ppm/°C LSB LSB |
| Full-Scale Matching <sup>(3)</sup> Power Supply Sensitivity                                                                                                                                               | At Full Scale                                                                                                               |                                              | 20                   | ±4                                                    |                                | *           | ±2                  | LSB<br>ppm/V                                       |
| ANALOG OUTPUT  Voltage Output <sup>(4)</sup> Output Current Load Capacitance Short-Circuit Current Short-Circuit Duration                                                                                 | No Oscillation  To V <sub>CC</sub> or GND                                                                                   | V <sub>REFL</sub><br>±5                      | 500<br>±20           | V <sub>REFH</sub>                                     | *                              | * * *       | *                   | V<br>mA<br>pF<br>mA                                |
| REFERENCE INPUT  V <sub>REFH</sub> Input Range  V <sub>REFL</sub> Input Range  Ref High Input Current  Ref Low Input Current                                                                              |                                                                                                                             | V <sub>REFL</sub> +1.25<br>0<br>-0.3<br>-2.0 |                      | +10<br>V <sub>REFH</sub> - 1.25<br>1.5<br>0           | *<br>*<br>*                    |             | *<br>*<br>*<br>*    | V<br>V<br>mA<br>mA                                 |
| DYNAMIC PERFORMANCE Settling Time <sup>(5)</sup> Channel-to-Channel Crosstalk Digital Feedthrough Output Noise Voltage                                                                                    | To ±0.012%, 10V Output Step                                                                                                 |                                              | 8<br>0.25<br>2<br>65 | 10                                                    |                                | * *         | *                   | μs<br>LSB<br>nV-s<br>nV/√Hz                        |
| DIGITAL INPUT/OUTPUT Logic Family Logic Levels                                                                                                                                                            |                                                                                                                             | TTL-C                                        | Compatible (         | CMOS                                                  | *                              |             |                     |                                                    |
| V <sub>IH</sub> V <sub>IL</sub> V <sub>OH</sub> V <sub>OL</sub> Data Format                                                                                                                               | $\begin{split} I_{IH} &\leq \pm 10 \mu A \\ I_{IL} &\leq \pm 10 \mu A \\ I_{OH} &= -0.8 mA \\ I_{OL} &= 1.6 mA \end{split}$ | 2.4<br>-0.3<br>3.6<br>0.0                    | traight Binar        | V <sub>DD</sub> +0.3<br>0.8<br>V <sub>DD</sub><br>0.4 | *<br>*<br>*<br>*               | *           | *<br>*<br>*<br>*    | V<br>V<br>V                                        |
| POWER SUPPLY REQUIREMENTS  VDD  VCC  IDD  ICC  Power Dissipation                                                                                                                                          |                                                                                                                             | +4.75<br>14.25                               | 50<br>3.0<br>45      | +5.25<br>15.75                                        | *                              | *<br>*<br>* | *<br>*<br>*<br>*    | V<br>V<br>μA<br>mA<br>mW                           |
| TEMPERATURE RANGE Specified Performance                                                                                                                                                                   |                                                                                                                             | -40                                          |                      | +85                                                   | *                              |             | *                   | °C                                                 |

NOTES: (1) If  $V_{SS} = 0V$ , specification applies at code  $004_H$  and above. (2) LSB means Least Significant Bit, when  $V_{REFH}$  equals +10V and  $V_{REFL}$  equals 0V, then one LSB equals 2.44mV. (3) All DAC outputs will match within the specified error band. (4) Ideal output voltage, does not take into account zero or full-scale error. (5) Full-scale positive 10V step and negative step from code FFF<sub>H</sub> to  $004_H$ .

### **ABSOLUTE MAXIMUM RATINGS(1)**

| V <sub>CC</sub> to V <sub>SS</sub>                 | 0.3V to +32V               |
|----------------------------------------------------|----------------------------|
| V <sub>CC</sub> to GND                             | 0.3V to +16V               |
| V <sub>SS</sub> to GND                             | +0.3V to -16V              |
| V <sub>DD</sub> to GND                             | 0.3V to 6V                 |
| V <sub>REF</sub> H to GND                          | 9V to +11V                 |
| V <sub>REF</sub> L to GND (V <sub>SS</sub> = -15V) |                            |
| V <sub>REF</sub> L to GND (V <sub>SS</sub> = 0V)   |                            |
| V <sub>REFH</sub> to V <sub>REFI</sub>             |                            |
| Digital Input Voltage to GND                       | $-0.3V$ to $V_{DD} + 0.3V$ |
| Digital Output Voltage to GND                      | $-0.3V$ to $V_{DD} + 0.3V$ |
| Maximum Junction Temperature                       | +150°C                     |
| Operating Temperature Range                        |                            |
| Storage Temperature Range                          | 65°C to +150°C             |
| Lead Temperature (soldering, 10s)                  |                            |
| -                                                  |                            |

NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION

| PRODUCT   | MAXIMUM<br>LINEARITY<br>ERROR<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>NONLINEARITY ERROR<br>(LSB) | PACKAGE | PACKAGE<br>DRAWING<br>NUMBER | SPECIFICATION<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER <sup>(1)</sup> | TRANSPORT<br>MEDIA |
|-----------|----------------------------------------|--------------------------------------------------------|---------|------------------------------|---------------------------------------|-----------------------------------|--------------------|
| DAC7724N  | ±2                                     | ±1                                                     | PLCC-28 | 251                          | -40°C to +85°C                        | DAC7724N                          | Rails              |
| "         | "                                      | " "                                                    | "       | "                            | "                                     | DAC7724N/750                      | Tape and Reel      |
| DAC7724NB | ±1                                     | ±1                                                     | PLCC-28 | 251                          | -40°C to +85°C                        | DAC7724NB                         | Rails              |
| "         | "                                      | " "                                                    | "       | "                            | "                                     | DAC7724NB/750                     | Tape and Reel      |
| DAC7724U  | ±2                                     | ±1                                                     | SO-28   | 217                          | -40°C to +85°C                        | DAC7724U                          | Rails              |
| "         | "                                      | " "                                                    | "       | "                            | "                                     | DAC7724U/1K                       | Tape and Reel      |
| DAC7724UB | ±1                                     | ±1                                                     | SO-28   | 217                          | -40°C to +85°C                        | DAC7724UB                         | Rails              |
| "         | "                                      | "                                                      | "       | "                            | "                                     | DAC7724UB/1K                      | Tape and Reel      |
| DAC7725N  | ±2                                     | ±1                                                     | PLCC-28 | 251                          | -40°C to +85°C                        | DAC7725N                          | Rails              |
| "         | "                                      | " "                                                    | "       | "                            | "                                     | DAC7725N/750                      | Tape and Reel      |
| DAC7725NB | ±1                                     | ±1                                                     | PLCC-28 | 251                          | -40°C to +85°C                        | DAC7725NB                         | Rails              |
| "         | "                                      | "                                                      | "       | "                            | "                                     | DAC7725NB/750                     | Tape and Reel      |
| DAC7725U  | ±2                                     | ±1                                                     | SO-28   | 217                          | -40°C to +85°C                        | DAC7725U                          | Rails              |
| "         | "                                      | "                                                      | "       | "                            | "                                     | DAC7725U/1K                       | Tape and Reel      |
| DAC7725UB | ±1                                     | ±1                                                     | SO-28   | 217                          | -40°C to +85°C                        | DAC7725UB                         | Rails              |
| "         | "                                      | "                                                      | "       | "                            | "                                     | DAC7725UB/1K                      | Tape and Reel      |

NOTE: (1) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /750 indicates 750 devices per reel). Ordering 750 pieces of "DAC7724/750" will get a single 750-piece Tape and Reel.

#### **ESD PROTECTION CIRCUITS**



### **PIN CONFIGURATIONS**



### **PIN DESCRIPTIONS**

| PIN | NAME              | DESCRIPTION                                                                                                                                                  |
|-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | V <sub>REFH</sub> | Reference Input Voltage High. Sets maximum output voltage for all DACs.                                                                                      |
| 2   | V <sub>OUTB</sub> | DAC B Voltage Output.                                                                                                                                        |
| 3   | $V_{OUTA}$        | DAC A Voltage Output.                                                                                                                                        |
| 4   | $V_{SS}$          | Negative Analog Supply Voltage, 0V or –15V.                                                                                                                  |
| 5   | GND               | Ground.                                                                                                                                                      |
| 6   | RESET             | Asynchronous Reset Input. Sets DAC and input registers to either mid-scale (800 <sub>H</sub> , DAC7724) or zero-scale (000 <sub>H</sub> , DAC7725) when LOW. |
| 7   | LDAC              | Load DAC Input. All DAC Registers are transparent when LOW.                                                                                                  |
| 8   | DB0               | Data Bit 0. Least significant bit of 12-bit word.                                                                                                            |
| 9   | DB1               | Data Bit 1                                                                                                                                                   |
| 10  | DB2               | Data Bit 2                                                                                                                                                   |
| 11  | DB3               | Data Bit 3                                                                                                                                                   |
| 12  | DB4               | Data Bit 4                                                                                                                                                   |
| 13  | DB5               | Data Bit 5                                                                                                                                                   |
| 14  | DB6               | Data Bit 6                                                                                                                                                   |
| 15  | DB7               | Data Bit 7                                                                                                                                                   |
| 16  | DB8               | Data Bit 8                                                                                                                                                   |
| 17  | DB9               | Data Bit 9                                                                                                                                                   |
| 18  | DB10              | Data Bit 10                                                                                                                                                  |
| 19  | DB11              | Data Bit 11. Most significant bit of 12-bit word.                                                                                                            |
| 20  | R/W               | Read/Write Control Input (read = HIGH, write = LOW).                                                                                                         |
| 21  | A1                | Register/DAC Select (C or D = HIGH, A or B = LOW).                                                                                                           |
| 22  | A0                | Register/DAC Select (B or D = HIGH, A or C = LOW).                                                                                                           |
| 23  | <del>C</del> S    | Chip Select Input.                                                                                                                                           |
| 24  | $V_{DD}$          | Positive Digital Supply, +5V.                                                                                                                                |
| 25  | V <sub>CC</sub>   | Positive Analog Supply Voltage, +15V nominal.                                                                                                                |
| 26  | V <sub>OUTD</sub> | DAC D Voltage Output.                                                                                                                                        |
| 27  | V <sub>outc</sub> | DAC C Voltage Output.                                                                                                                                        |
| 28  | $V_{REFL}$        | Reference Input Voltage Low. Sets minimum output voltage for all DACs.                                                                                       |

# TYPICAL PERFORMANCE CURVES: $V_{SS} = 0V$

 $At \ T_A = +25^{\circ}C, \ V_{CC} = +15V, \ V_{DD} = +5V, \ V_{SS} = 0V, \ V_{REFH} = +10V, \ V_{REFL} = 0V, \ representative unit, unless otherwise specified.$ 













# TYPICAL PERFORMANCE CURVES: V<sub>SS</sub> = 0V (Cont.)

At  $T_A = +25$ °C,  $V_{CC} = +15$ V,  $V_{DD} = +5$ V,  $V_{SS} = 0$ V,  $V_{REFH} = +10$ V,  $V_{REFL} = 0$ V, representative unit, unless otherwise specified.













# TYPICAL PERFORMANCE CURVES: V<sub>SS</sub> = 0V (Cont.)

At  $T_A = +25^{\circ}C$ ,  $V_{CC} = +15V$ ,  $V_{DD} = +5V$ ,  $V_{SS} = 0V$ ,  $V_{REFH} = +10V$ ,  $V_{REFL} = 0V$ , representative unit, unless otherwise specified.











# TYPICAL PERFORMANCE CURVES: $V_{SS} = -15V$

At  $T_A = +25^{\circ}C$ ,  $V_{CC} = +15V$ ,  $V_{DD} = +5V$ ,  $V_{SS} = -15V$ ,  $V_{REFH} = +10V$ ,  $V_{REFH} = -10V$ , representative unit, unless otherwise specified.













# TYPICAL PERFORMANCE CURVES: $V_{SS} = -15V$ (Cont.)

At  $T_A = +25^{\circ}\text{C}$ ,  $V_{CC} = +15\text{V}$ ,  $V_{DD} = +5\text{V}$ ,  $V_{SS} = -15\text{V}$ ,  $V_{REFH} = +10\text{V}$ ,  $V_{REFL} = -10\text{V}$ , representative unit, unless otherwise specified.













# TYPICAL PERFORMANCE CURVES: $V_{SS} = -15V$ (Cont.)

At  $T_A = +25^{\circ}C$ ,  $V_{CC} = +15V$ ,  $V_{DD} = +5V$ ,  $V_{SS} = -15V$ ,  $V_{REFH} = +10V$ ,  $V_{REFH} = -10V$ , representative unit, unless otherwise specified.













## THEORY OF OPERATION

The DAC7724 and DAC7725 are quad voltage output, 12-bit digital-to-analog converters (DACs). The architecture is a classic R-2R ladder configuration followed by an operational amplifier that serves as a buffer, as shown in Figure 1. Each DAC has its own R-2R ladder network and output opamp, but all share the reference voltage inputs. The minimum voltage output ("zero-scale") and maximum voltage

output ("full-scale") are set by the external voltage references ( $V_{REFL}$  and  $V_{REFH}$ , respectively). The digital input is a 12-bit parallel word and the DAC input registers offer a readback capability. The converters can be powered from a single +15V supply or a dual  $\pm 15V$  supply. Each device offers a reset function which immediately sets all DAC registers and DAC output voltages to mid-scale (DAC7724, code  $800_{\rm H}$ ) or to zero-scale (DAC7725, code  $000_{\rm H}$ ). See Figures 2 and 3 for the basic operation of the DAC7724/25.



FIGURE 1. DAC7724/25 Architecture.



FIGURE 2. Basic Single-Supply Operation of the DAC7724/25.





FIGURE 3. Basic Dual-Supply Operation of the DAC7724/25.

#### **ANALOG OUTPUTS**

When  $V_{SS} = -15V$  (dual supply operation), the output amplifier can swing to within 4V of the supply rails, guaranteed over the  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$  temperature range. With  $V_{SS} = 0V$  (single-supply operation) and  $R_{LOAD}$  connected to ground, the output can swing to ground. Note that the settling time of the output op-amp will be longer with voltages very near ground. Additionally, care must be taken when measuring the zero-scale error when  $V_{SS} = 0V$ . Since the output voltage cannot swing below ground, the output voltage may not change for the first few digital input codes  $(000_H, 001_H, 002_H, \text{etc.})$  if the output amplifier has a negative offset. At the negative offset limit of -4 LSB (-9.76mV), for the single-supply case, the first specified output starts at code  $004_H$ .

#### REFERENCE INPUTS

For dual-supply operation, the reference inputs,  $V_{REFL}$  and  $V_{REFH}$ , can be any voltage between  $V_{SS}+4V$  and  $V_{CC}-4V$  provided that  $V_{REFH}$  is at least 1.25V greater than  $V_{REFL}$ . For single-supply operation ( $V_{SS}=0V$ ),  $V_{REFL}$  value can be above 0V, with the same provision that  $V_{REFH}$  is at least 1.25V greater than  $V_{REFL}$ . The minimum output of each DAC is equal to  $V_{REFL}$  plus a small offset voltage (essen-

tially, the offset of the output op-amp). The maximum output is equal to  $V_{REFH}$  plus a similar offset voltage. Note that  $V_{SS}$  (the negative power supply) must either be connected to ground or must be in the range of -14.25V to -15.75V. The voltage on  $V_{SS}$  sets several bias points within the converter, if  $V_{SS}$  is not in one of these two configurations, the bias values may be in error and proper operation of the device is not guaranteed.

The current into the  $V_{REF}H$  input and out of  $V_{REF}L$  depends on the DAC output voltages and can vary from a few microamps to approximately 0.3mA. The reference input appears as a varying load to the reference. If the reference can sink or source the required current, a reference buffer is not required. See "Reference Current vs Code" in the Typical Performance Curves.

The analog supplies (or the analog supplies and the reference power supplies) have to come up first. If the power supplies for the references come up first, then the  $V_{CC}$  and  $V_{SS}$  supplies will be "powered from the reference via the ESD protection diodes" (see page 4).

Bypassing the reference voltage or voltages with at least a 0.1uF capacitor placed as close to the DAC7724/25 package is strongly recommended.

#### **DIGITAL INTERFACE**

Table I shows the basic control logic for the DAC7724/25. Note that each internal register is level triggered and not edge triggered. When the appropriate signal is LOW, the register becomes transparent. When this signal is returned HIGH, the digital word currently in the register is latched. The first set of registers (the Input Registers) are triggered via the A0, A1,  $R/\overline{W}$ , and  $\overline{CS}$  inputs. Only one of these registers is transparent at any given time. The second set of registers (the DAC Registers) are all transparent when  $\overline{LDAC}$  input is pulled LOW.

Each DAC can be updated independently by writing to the appropriate Input Register and then updating the DAC Register. Alternatively, the entire DAC Register set can be configured as always transparent by keeping LDAC LOW—the DAC update will occur when the Input Register is written.

The double buffered architecture is mainly designed so that each DAC Input Register can be written at any time and then all DAC output voltages updated simultaneously by pulling  $\overline{\text{LDAC}}$  LOW. It also allows a DAC Input Register to be written to at any point and the DAC voltage to be synchronously changed via a trigger signal connected to  $\overline{\text{LDAC}}$ .

#### **DIGITAL TIMING**

Figure 4 and Table II provide detailed timing for the digital interface of the DAC7724 and DAC7725.

#### **DIGITAL INPUT CODING**

The DAC7724 and DAC7725 input data is in straight binary format. The output voltage is given by the following equation:

$$V_{OUT} = V_{REFL} + \frac{(V_{REFH} - V_{REFL}) \cdot N}{4096}$$

where N is the digital input code. This equation does not include the effects of offset (zero-scale) errors.

| A1               | A0 | R/W | <u>cs</u> | RESET            | LDAC | SELECTED<br>INPUT<br>REGISTER | STATE OF<br>SELECTED<br>INPUT<br>REGISTER | STATE OF<br>ALL DAC<br>REGISTERS |
|------------------|----|-----|-----------|------------------|------|-------------------------------|-------------------------------------------|----------------------------------|
| L <sup>(1)</sup> | L  | L   | L         | H <sup>(2)</sup> | L    | А                             | Transparent                               | Transparent                      |
| L                | Н  | L   | L         | Н                | L    | В                             | Transparent                               | Transparent                      |
| Н                | L  | L   | L         | Н                | L    | С                             | Transparent                               | Transparent                      |
| Н                | Н  | L   | L         | Н                | L    | D                             | Transparent                               | Transparent                      |
| L                | L  | L   | L         | Н                | Н    | Α                             | Transparent                               | Latched                          |
| L                | Н  | L   | L         | Н                | Н    | В                             | Transparent                               | Latched                          |
| Н                | L  | L   | L         | Н                | Н    | С                             | Transparent                               | Latched                          |
| Н                | Н  | L   | L         | Н                | Н    | D                             | Transparent                               | Latched                          |
| L                | L  | Н   | L         | Н                | Н    | Α                             | Readback                                  | Latched                          |
| L                | Н  | Н   | L         | Н                | Н    | В                             | Readback                                  | Latched                          |
| Н                | L  | Н   | L         | Н                | Н    | С                             | Readback                                  | Latched                          |
| Н                | Н  | Н   | L         | Н                | Н    | D                             | Readback                                  | Latched                          |
| X <sup>(3)</sup> | X  | Х   | Н         | Н                | L    | NONE                          | (All Latched)                             | Transparent                      |
| X                | X  | Х   | Н         | Н                | Н    | NONE                          | (All Latched)                             | Latched                          |
| Х                | X  | Х   | Х         | L                | Х    | ALL                           | Reset <sup>(4)</sup>                      | Reset <sup>(4)</sup>             |

NOTES: (1) L = Logic LOW. (2) H= Logic HIGH. (3) X = Don't Care. (4) DAC7724 resets to  $800_{H}$ , DAC7725 resets to  $000_{H}$ . When  $\overline{\text{RESET}}$  rises, all registers that are in their latched state retain the reset value.

TABLE I. DAC7724 and DAC7725 Control Logic Truth Table.



FIGURE 4. Digital Input and Output Timing.

| SYMBOL             | DESCRIPTION                           | MIN | TYP | MAX | UNITS |
|--------------------|---------------------------------------|-----|-----|-----|-------|
| t <sub>RCS</sub>   | CS LOW for Read                       | 200 |     |     | ns    |
| t <sub>RDS</sub>   | R/W HIGH to CS LOW                    | 10  |     |     | ns    |
| t <sub>RDH</sub>   | R/W HIGH after CS HIGH                | 10  |     |     | ns    |
| t <sub>DZ</sub>    | CS HIGH to Data Bus in High Impedance |     | 100 |     | ns    |
| t <sub>CSD</sub>   | CS LOW to Data Bus Valid              |     | 100 | 160 | ns    |
| t <sub>wcs</sub>   | CS LOW for Write                      | 50  |     |     | ns    |
| t <sub>WS</sub>    | R/W LOW to CS LOW                     | 0   |     |     | ns    |
| t <sub>WH</sub>    | R/W LOW after CS HIGH                 | 0   |     |     | ns    |
| t <sub>AS</sub>    | Address Valid to CS LOW               | 0   |     |     | ns    |
| t <sub>AH</sub>    | Address Valid after CS HIGH           | 0   |     |     | ns    |
| t <sub>LD</sub>    | LDAC Delay from CS HIGH               | 10  |     |     | ns    |
| t <sub>DS</sub>    | Data Valid to CS LOW                  | 0   |     |     | ns    |
| t <sub>DH</sub>    | Data Valid after CS HIGH              | 0   |     |     | ns    |
| t <sub>LWD</sub>   | LDAC LOW                              | 50  |     |     | ns    |
| t <sub>RESET</sub> | RESET LOW Time                        | 50  |     |     | ns    |
| t <sub>S</sub>     | Settling Time                         |     |     | 10  | μs    |

TABLE II. Timing Specifications (T  $_{A}$  =  $-40^{\circ}C$  to  $+85^{\circ}C).$ 



www.ti.com

7-Oct-2021

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| DAC7724N         | ACTIVE     | PLCC         | FN                 | 28   | 37             | RoHS & Green | Call TI                       | Level-3-245C-168 HR | -40 to 85    | DAC7724N                | Samples |
| DAC7724NB        | ACTIVE     | PLCC         | FN                 | 28   | 37             | RoHS & Green | Call TI                       | Level-3-245C-168 HR | -40 to 85    | DAC7724N<br>B           | Samples |
| DAC7724NB/750    | ACTIVE     | PLCC         | FN                 | 28   | 750            | RoHS & Green | Call TI                       | Level-3-245C-168 HR | -40 to 85    | DAC7724N<br>B           | Samples |
| DAC7724NB/750G4  | ACTIVE     | PLCC         | FN                 | 28   | 750            | RoHS & Green | Call TI                       | Level-3-245C-168 HR | -40 to 85    | DAC7724N<br>B           | Samples |
| DAC7724U         | ACTIVE     | SOIC         | DW                 | 28   | 20             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7724U<br>B           | Samples |
| DAC7724U/1K      | ACTIVE     | SOIC         | DW                 | 28   | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7724U<br>B           | Samples |
| DAC7724UB        | ACTIVE     | SOIC         | DW                 | 28   | 20             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7724U<br>B           | Samples |
| DAC7724UB/1K     | ACTIVE     | SOIC         | DW                 | 28   | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7724U<br>B           | Samples |
| DAC7725NB        | ACTIVE     | PLCC         | FN                 | 28   | 37             | RoHS & Green | Call TI                       | Level-3-245C-168 HR | -40 to 85    | DAC7725N<br>B           | Samples |
| DAC7725NB/750    | ACTIVE     | PLCC         | FN                 | 28   | 750            | RoHS & Green | Call TI                       | Level-3-245C-168 HR | -40 to 85    | DAC7725N<br>B           | Samples |
| DAC7725NB/750G4  | ACTIVE     | PLCC         | FN                 | 28   | 750            | RoHS & Green | Call TI                       | Level-3-245C-168 HR | -40 to 85    | DAC7725N<br>B           | Samples |
| DAC7725U         | ACTIVE     | SOIC         | DW                 | 28   | 20             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7725U<br>B           | Samples |
| DAC7725UB        | ACTIVE     | SOIC         | DW                 | 28   | 20             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7725U<br>B           | Samples |
| DAC7725UB/1K     | ACTIVE     | SOIC         | DW                 | 28   | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7725U<br>B           | Samples |
| DAC7725UB/1KG4   | ACTIVE     | SOIC         | DW                 | 28   | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7725U<br>B           | Samples |
| DAC7725UBG4      | ACTIVE     | SOIC         | DW                 | 28   | 20             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7725U<br>B           | Samples |
| DAC7725UG4       | ACTIVE     | SOIC         | DW                 | 28   | 20             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | DAC7725U<br>B           | Samples |

### **PACKAGE OPTION ADDENDUM**

www.ti.com 7-Oct-2021

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 12-Feb-2019

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difficultions are florifinal | iii dinionolorio di o nominali |                    |    |      |                          |                          |            |            |            |            |           |                  |  |
|----------------------------------|--------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|--|
| Device                           | Package<br>Type                | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |  |
| DAC7724U/1K                      | SOIC                           | DW                 | 28 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |  |
| DAC7724UB/1K                     | SOIC                           | DW                 | 28 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |  |
| DAC7725UB/1K                     | SOIC                           | DW                 | 28 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |  |

www.ti.com 12-Feb-2019



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC7724U/1K  | SOIC         | DW              | 28   | 1000 | 350.0       | 350.0      | 66.0        |
| DAC7724UB/1K | SOIC         | DW              | 28   | 1000 | 350.0       | 350.0      | 66.0        |
| DAC7725UB/1K | SOIC         | DW              | 28   | 1000 | 350.0       | 350.0      | 66.0        |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated