

# LMC6572/LMC6574 Dual and Quad Low Voltage (2.7V and 3V) Operational Amplifier

Check for Samples: LMC6572, LMC6574

## **FEATURES**

- (Typical Unless Otherwise Noted)
- **Guaranteed 2.7V and 3V Performance**
- Rail-to-Rail Output Swing (Within 5 mV of Supply Rail, 100 kΩ Load)
- Ultra-Low Supply Current: 40 µA/Amplifier
- **Low Cost**
- Ultra-Low Input Current: 20 fA
- High Voltage Gain @ V<sub>S</sub>=2.7V,  $R_1 = 100 \text{ k}\Omega$ : 120 dB
- Specified for 100 k $\Omega$  and 5 k $\Omega$  Loads
- Available in VSSOP Package

#### **APPLICATIONS**

- **Transducer Amplifier**
- **Portable or Remote Equipment**
- **Battery-Operated Instruments**
- **Data Acquisition Systems**
- **Medical Instrumentation**
- Improved Replacement for TLV2322 and **TLV2324**

#### DESCRIPTION

Low voltage operation and low power dissipation make the LMC6574/2 ideal for battery-powered systems.

3V amplifier performance is backed by 2.7V guarantees to ensure operation throughout battery lifetime. These quarantees also enable analog circuits to operate from the same 3.3V supply used for digital logic.

Battery life is maximized because each amplifier dissipates only micro-watts of power.

The LMC6574/2 does not sacrifice functionality for low voltage operation. The LMC6574/2 generates 120 dB of open-loop gain just like a conventional amplifier, but the LMC6574/2 can do this from a 2.7V supply.

These amplifiers are designed with features that optimize low voltage operation. The output voltage swings rail-to-rail to maximize signal-to-noise ratio and dynamic signal range. The common-mode input voltage range extends from 800 mV below the positive supply to 100 mV below ground.

This device is built with Texas Instruments' advanced Double-Poly Silicon-Gate CMOS process.

LMC6572 is also available in VSSOP package which is almost half the size of a SOIC-8 device.

# **Connection Diagram**



Figure 1. 8-Pin PDIP/SOIC/VSSOP Package See Package Number P, D, or DGK

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





Figure 2. 14-Pin PDIP/SOIC Package See Package Number NFF or D



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **Absolute Maximum Ratings**(1)(2)

| <b>.</b>                                          |                                                  |
|---------------------------------------------------|--------------------------------------------------|
| ESD Tolerance (3)                                 | 2000V                                            |
| Differential Input Voltage                        | ±Supply Voltage                                  |
| Voltage at Input/Output Pin                       | (V <sup>+</sup> ) +0.3V, (V <sup>−</sup> ) −0.3V |
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) | 12V                                              |
| Current at Input Pin                              | ±5 mA                                            |
| Current at Output Pin <sup>(4)</sup>              | ±10 mA                                           |
| Current at Power Supply Pin                       | 35 mA                                            |
| Lead Temperature (Soldering, 10 Seconds)          | 260°C                                            |
| Storage Temperature Range                         | −65°C to +150°C                                  |
| Junction Temperature (5)                          | 150°C                                            |
|                                                   |                                                  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) Human body model,  $1.5 \text{ k}\Omega$  in series with 100 pF.
- (4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.
- (5) The maximum power dissipation is a function of  $T_{J(Max)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(Max)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.

# Operating Ratings<sup>(1)</sup>

| -                                     |                          |                                |
|---------------------------------------|--------------------------|--------------------------------|
| Supply Voltage                        |                          | 2.7V ≤ V <sup>+</sup> ≤ 11V    |
| Junction Temperature Range            | LMC6572AI, LMC6572BI     | -40°C ≤ T <sub>J</sub> ≤ +85°C |
|                                       | LMC6574AI, LMC6574BI     | -40°C ≤ T <sub>J</sub> ≤ +85°C |
| Thermal Resistance (θ <sub>JA</sub> ) | P Package, 8-Pin PDIP    | 115°C/W                        |
|                                       | D Package, 8-Pin SOIC    | 193°C/W                        |
|                                       | DGK Package, 8-Pin VSSOP | 217°C/W                        |
|                                       | NFF Package, 14-Pin PDIP | 81°C/W                         |
|                                       | D Package, 14-Pin SOIC   | 126°C/W                        |
|                                       |                          |                                |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and test conditions, see the Electrical Characteristics.



## 2.7V DC Electrical Characteristics

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ .  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1M\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol            | Parameter                             | Conditions                                   |                | Typ <sup>(1)</sup> | LMC6574AI<br>LMC6572AI<br>Limit <sup>(2)</sup> | LMC6574BI<br>LMC6572BI<br>Limit <sup>(2)</sup> | Units  |
|-------------------|---------------------------------------|----------------------------------------------|----------------|--------------------|------------------------------------------------|------------------------------------------------|--------|
| Vos               | Input Offset Voltage                  | V <sup>+</sup> = 2.7V and 3V                 |                | 0.5                | 3                                              | 7                                              | mV     |
|                   |                                       |                                              |                |                    | 3.5                                            | 7.5                                            | Max    |
| TCV <sub>OS</sub> | Input Offset Voltage Average<br>Drift |                                              |                | 1.5                |                                                |                                                | μV/°C  |
| $I_B$             | Input Current                         |                                              |                | 0.02               |                                                |                                                | pА     |
|                   |                                       |                                              |                |                    | 10                                             | 10                                             | Max    |
| Ios               | Input Offset Current                  |                                              |                | 0.01               |                                                |                                                | pA     |
|                   |                                       |                                              |                |                    | 6                                              | 6                                              | Max    |
| R <sub>IN</sub>   | Input Resistance                      |                                              |                | >1                 |                                                |                                                | Tera Ω |
| C <sub>IN</sub>   | Common-Mode Input Capacitance         |                                              |                | 3                  |                                                |                                                | pF     |
| CMRR              | Common Mode Rejection                 | $0V \le V_{CM} \le 3.5V V^+$                 | = 5V           | 75                 | 63                                             | 60                                             | dB     |
|                   | Ratio                                 |                                              |                |                    | 60                                             | 57                                             | Min    |
| +PSRR             | Positive Power Supply                 | 2.7V ≤ V <sup>+</sup> ≤ 5V, V <sup>-</sup> = | = 0V           | 75                 | 67                                             | 60                                             | dB     |
|                   | Rejection Ratio                       |                                              |                |                    | 65                                             | 58                                             | Min    |
| -PSRR             | Negative Power Supply                 | -2.7V ≤ V <sup>-</sup> ≤ -5V, V              | /+ = 0V        | 83                 | 75                                             | 67                                             | dB     |
|                   | Rejection Ratio                       |                                              |                |                    | 73                                             | 65                                             | Min    |
| $V_{CM}$          | Input Common-Mode                     | $V^{+} = 2.7V$ and 3V fo                     | r CMRR ≥ 50 dB | -0.1               | -0.05                                          | -0.05                                          | V      |
|                   | Voltage Range                         |                                              |                |                    | 0                                              | 0                                              | Max    |
|                   |                                       |                                              |                | V+ - 0.8           | V <sup>+</sup> - 1.0                           | V <sup>+</sup> - 1.0                           | V      |
|                   |                                       |                                              |                |                    | V <sup>+</sup> - 1.3                           | V <sup>+</sup> - 1.3                           | Min    |
| A <sub>V</sub>    | Large Signal Voltage Gain             | $R_L = 100 \text{ k}\Omega^{(3)}$            | Sourcing       | 1000               |                                                |                                                | V/mV   |
|                   |                                       |                                              | Sinking        | 500                |                                                |                                                | V/mV   |
| Vo                | Output Swing                          | V <sup>+</sup> = 2.7V                        | <b>-</b>       | 2.695              | 2.68                                           | 2.65                                           | V      |
|                   |                                       | $R_L = 100 \text{ k}\Omega \text{ to V}^+/2$ |                |                    | 2.66                                           | 2.62                                           | Min    |
|                   |                                       |                                              |                | 0.005              | 0.03                                           | 0.06                                           | V      |
|                   |                                       |                                              |                |                    | 0.05                                           | 0.09                                           | Max    |
|                   |                                       | V <sup>+</sup> = 2.7V                        |                | 2.66               | 2.55                                           | 2.45                                           | V      |
|                   |                                       | $R_L = 5 k\Omega \text{ to } V^+/2$          |                |                    | 2.45                                           | 2.35                                           | Min    |
|                   |                                       |                                              |                | 0.04               | 0.15                                           | 0.25                                           | V      |
|                   |                                       |                                              |                |                    | 0.25                                           | 0.35                                           | Max    |
|                   |                                       | V <sup>+</sup> = 3V                          |                | 2.995              | 2.98                                           | 2.95                                           | V      |
|                   |                                       | $R_L = 100 \text{ k}\Omega \text{ to V}^+/2$ |                |                    | 2.96                                           | 2.93                                           | Min    |
|                   |                                       |                                              |                | 0.005              | 0.03                                           | 0.06                                           | V      |
|                   |                                       |                                              |                |                    | 0.05                                           | 0.09                                           | Max    |
|                   |                                       | V <sup>+</sup> = 3V                          |                | 2.96               | 2.85                                           | 2.75                                           | V      |
|                   |                                       | $R_L = 5 k\Omega \text{ to } V^+/2$          |                |                    | 2.75                                           | 2.65                                           | Min    |
|                   |                                       |                                              |                | 0.04               | 0.15                                           | 0.25                                           | V      |
|                   |                                       |                                              |                |                    | 0.25                                           | 0.35                                           | Max    |

Product Folder Links: LMC6572 LMC6574

<sup>(1)</sup> Typical values represent the most likely parametric norm.

<sup>(2)</sup> All limits are guaranteed by testing or statistical analysis.

<sup>(3)</sup> V<sup>+</sup> = 3V, V<sub>CM</sub> = 1.5V and Ř<sub>L</sub> connected to 1.5V. For Sourcing tests, 1.5V ≤ V<sub>O</sub> ≤ 2.5V. For Sinking tests, 0.5V ≤ V<sub>O</sub> ≤ 1.5V.



## 2.7V DC Electrical Characteristics (continued)

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ .  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1M\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol          | Parameter                    | Conditions                     | Typ <sup>(1)</sup> | LMC6574AI<br>LMC6572AI<br>Limit <sup>(2)</sup> | LMC6574BI<br>LMC6572BI<br>Limit <sup>(2)</sup> | Units |
|-----------------|------------------------------|--------------------------------|--------------------|------------------------------------------------|------------------------------------------------|-------|
| I <sub>SC</sub> | Output Short Circuit Current | Sourcing, V <sub>O</sub> = 0V  | 6.0                | 4.0                                            | 3.0                                            | mA    |
|                 |                              |                                |                    | 3.0                                            | 2.0                                            | Min   |
|                 |                              | Sinking, V <sub>O</sub> = 2.7V | 4.0                | 3.0                                            | 2.5                                            | mA    |
|                 |                              |                                |                    | 2.0                                            | 1.5                                            | Min   |
| I <sub>S</sub>  | Supply Current               | Quad Package                   | 160                | 240                                            | 240                                            | μΑ    |
|                 |                              | $V^+ = +2.7V, V_O = V^+/2$     |                    | 280                                            | 280                                            | Max   |
|                 |                              | Quad Package                   | 160                | 240                                            | 240                                            | μΑ    |
|                 |                              | $V^+ = +3V, V_O = V^+/2$       |                    | 280                                            | 280                                            | Max   |
|                 |                              | Dual Package                   | 80                 | 120                                            | 120                                            | μA    |
|                 |                              | $V^+ = +2.7V, V_O = V^+/2$     |                    | 140                                            | 140                                            | Max   |
|                 |                              | Dual Package                   | 80                 | 120                                            | 120                                            | μA    |
|                 |                              | $V^+ = +3V, V_O = V^+/2$       |                    | 140                                            | 140                                            | Max   |

## 2.7V AC Electrical Characteristics

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$ . Boldface limits apply at the temperature extremes.

| Symbol         | Parameter                    | Conditions                                                                        | Typ <sup>(1)</sup> | LMC6574AI<br>LMC6572AI<br>Limit <sup>(2)</sup> | LMC6574BI<br>LMC6572BI<br>Limit <sup>(2)</sup> | Units              |
|----------------|------------------------------|-----------------------------------------------------------------------------------|--------------------|------------------------------------------------|------------------------------------------------|--------------------|
| SR             | Slew Rate                    | V <sup>+</sup> = 2.7V and 3V <sup>(3)</sup>                                       | 90                 | 30                                             | 30                                             | V/ms               |
|                |                              |                                                                                   |                    | 10                                             | 10                                             | Min                |
| GBW            | Gain-Bandwidth Product       | V+ = 3V                                                                           | 0.22               |                                                |                                                | MHz                |
| $\phi_{m}$     | Phase Margin                 |                                                                                   | 60                 |                                                |                                                | Deg                |
| G <sub>m</sub> | Gain Margin                  |                                                                                   | 12                 |                                                |                                                | dB                 |
|                | Amp-to-Amp Isolation         | See <sup>(4)</sup>                                                                | 120                |                                                |                                                | dB                 |
| e <sub>n</sub> | Input-Referred Voltage Noise | F = 1 kHz<br>V <sub>CM</sub> = 1V                                                 | 45                 |                                                |                                                | nV/√ <del>Hz</del> |
| i <sub>n</sub> | Input-Referred Current Noise | F = 1 kHz                                                                         | 0.002              |                                                |                                                | pA/√ <del>Hz</del> |
| T.H.D.         | Total Harmonic Distortion    | $F = 10 \text{ kHz}, A_V = -2$<br>$R_L = 10 \text{ k}Ω, V_O = 1.0 \text{ V}_{PP}$ | 0.05               |                                                |                                                | %                  |

- Typical values represent the most likely parametric norm.
- All limits are guaranteed by testing or statistical analysis. Connected as Voltage Follower with 1.0V step input. Number specified is the slower of the positive and negative slew rates. Input referred,  $V^+ = 3V$  and  $R_L = 100 \text{ k}\Omega$  connected to 1.5V. Each amp excited in turn with 1 KHz to produce  $V_O = 2 \text{ V}_{PP}$ .

Submit Documentation Feedback

Copyright © 1996-2013, Texas Instruments Incorporated



## **Typical Performance Characteristics**

 $V_S = +3V$ ,  $T_A = 25$ °C, Unless otherwise specified













Figure 8.



 $V_S = +3V$ ,  $T_A = 25$ °C, Unless otherwise specified



Figure 9.



Figure 11.





Figure 10.



Figure 12.



Figure 14.



 $V_S = +3V$ ,  $T_A = 25$ °C, Unless otherwise specified



Figure 15.





Time (5  $\mu$ s/DIV) **Figure 19.** 



Figure 16.



Figure 18.



Time (5  $\mu$ s/DIV) **Figure 20.** 







Time (5  $\mu$ s/DIV) **Figure 21.** 



ν<sub>ουΤ</sub> (ν) **Figure 23.** 

٥٧

-1.5V -1.0V -0.5V

 $= \pm 1.5$ 

1.0V

0.5V





Time (5  $\mu$ s/DIV) **Figure 22.** 



Stability vs Capacitive Load 10,000 UNSTABLE Capacitive Load (pF) 1000 100  $A_{V} = 10$  $= 5 k\Omega$  $V_{S} = \pm 1.5 V$ 10 -0.5 0 0.5 -1.5 -1.0 1.0 1.5  $V_{OUT}(v)$ 

Figure 26.



 $V_S = +3V$ ,  $T_A = 25$ °C, Unless otherwise specified









#### **APPLICATIONS HINTS**

#### LOW VOLTAGE AMPLIFIER TOPOLOGY

The LMC6574/2 incorporates a novel op-amp design topology that enables it to maintain rail-to-rail output swing even when driving a large load. Instead of relying on a push-pull unity gain output buffer stage, the output stage is taken directly from the internal integrator, which provides both low output impedance and large gain. Special feed-forward compensation design techniques are incorporated to maintain stability over a wider range of operating conditions than traditional micropower op-amps. These features make the LMC6574/2 both easier to design with, and provide higher speed than products typically found in this ultra-low power class.

#### COMPENSATING FOR INPUT CAPACITANCE

It is quite common to use large values of feedback resistance for amplifiers with ultra-low input current, like the LMC6574/2.

Although the LMC6574/2 is highly stable over a wide range of operating conditions, a large feedback resistor will react even with small values of capacitance at the input of the op-amp to reduce phase margin. The capacitance at the input of the op-amp comes from transducers, photodiodes and circuit board parasitics.

The effect of input capacitance can be compensated for by adding a capacitor,  $C_f$ , around the feedback resistors (as in Figure 30) such that:

$$\frac{1}{2\pi R_1 C_{IN}} \ge \frac{1}{2\pi R_2 C_f} \tag{1}$$

or

$$R_1 C_{IN} \le R_2 C_f \tag{2}$$

Since it is often difficult to know the exact value of  $C_{IN}$ ,  $C_f$  can be experimentally adjusted so that the desired pulse response is achieved. Refer to the LMC660 and LMC662 for a more detailed discussion on compensating for input capacitance.

When high input impedances are demanded, guarding of the LMC6574/2 is suggested. Guarding input lines will not only reduce leakage, but lowers stray input capacitance as well. (See PRINTED-CIRCUIT-BOARD LAYOUT FOR HIGH-IMPEDANCE WORK



Figure 30. Cancelling the Effect of Input Capacitance

## **CAPACITIVE LOAD TOLERANCE**

Direct capacitive loading will reduce the phase margin of many op-amps. A pole in the feedback loop is created by the combination of the op-amp's output impedance and the capacitive load. This pole induces phase lag at the unity-gain crossover frequency of the amplifier resulting in either an oscillatory or underdamped pulse response. With a few external components, op amps can easily indirectly drive capacitive loads, as shown in Figure 31.





Figure 31. LMC6574/2 Noninverting Gain of 10 Amplifier, Compensated to Handle Capacitive Loads

In the circuit of Figure 31, R1 and C1 serve to counteract the loss of phase margin by feeding the high frequency component of the output signal back to the amplifier's inverting input, thereby preserving phase margin in the overall feedback loop.

### PRINTED-CIRCUIT-BOARD LAYOUT FOR HIGH-IMPEDANCE WORK

It is generally recognized that any circuit which must operate with less than 1000 pA of leakage current requires special layout of the PC board. When one wishes to take advantage of the ultra-low bias current of the LMC6574/2, typically less than 20 fA, it is essential to have an excellent layout. Fortunately, the techniques of obtaining low leakages are quite simple. First, the user must not ignore the surface leakage of the PC board, even though it may sometimes appear acceptably low, because under conditions of high humidity or dust or contamination, the surface leakage will be appreciable.

To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the LMC6574/2's inputs and the terminals of capacitors, diodes, conductors, resistors, relay terminals, etc. connected to the opamp's inputs, as in Figure 32. To have a significant effect, guard rings should be placed on both the top and bottom of the PC board. This PC foil must then be connected to a voltage which is at the same voltage as the amplifier inputs, since no leakage current can flow between two points at the same potential. For example, a PC board trace-to-pad resistance of  $10^{12}\Omega$ , which is normally considered a very large resistance, could leak 5 pA if the trace were a 5V bus adjacent to the pad of the input. This would cause a 250 times degradation from the LMC6574/2's actual performance. However, if a guard ring is held within 5 mV of the inputs, then even a resistance of  $10^{11}\Omega$  would cause only 0.05 pA of leakage current. See Figure 35 for typical connections of guard rings for standard op-amp configurations.



Figure 32. Example of Guard Ring in P.C. Board Layout





Figure 33. Inverting Amplifier



Figure 34. Non-Inverting Amplifier



Follower

Figure 35. Typical Connections of Guard Rings

The designer should be aware that when it is inappropriate to lay out a PC board for the sake of just a few circuits, there is another technique which is even better than a guard ring on a PC board: Don't insert the amplifier's input pin into the board at all, but bend it up in the air and use only air as an insulator. Air is an excellent insulator. In this case you may have to forego some of the advantages of PC board construction, but the advantages are sometimes well worth the effort of using point-to-point up-in-the-air wiring. See Figure 36.



(Input pins are lifted out of PC board and soldered directly to components. All other pins connected to PC board).

Figure 36. Air Wiring



#### SPICE MACROMODEL

A spice macromodel is available for the LMC6574/2. This model includes accurate simulation of:

- · input common-mode voltage range
- · frequency and transient response
- · GBW dependence on loading conditions
- quiescent and dynamic supply current
- output swing dependence on loading conditions

and many more characteristics as listed on the macromodel disk.

Contact your local Texas Instruments sales office to obtain an operational amplifier spice model library disk.

## **Typical Single-Supply Applications**



Figure 37. Low-Power Two-Op-Amp Instrumentation Amplifier



Figure 38. Sample and Hold



Figure 39. 1 Hz Square Wave Oscillator

Product Folder Links: LMC6572 LMC6574





Figure 40. Adder/Subtractor Circuit



Figure 41. Low Pass Filter





# **REVISION HISTORY**

| Changes from Revision C (March 2013) to Revision D |                                                    |  |    |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------|--|----|--|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 14 |  |  |  |  |

Product Folder Links: LMC6572 LMC6574





1-Nov-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| LMC6572AIM/NOPB  | ACTIVE | SOIC         | D                  | 8    | 95             | Green (RoHS<br>& no Sb/Br) | SN   CU SN       | Level-1-260C-UNLIM | -40 to 85    | LMC65<br>72AIM          | Samples |
| LMC6572AIMX/NOPB | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LMC65<br>72AIM          | Samples |
| LMC6572BIM       | NRND   | SOIC         | D                  | 8    | 95             | TBD                        | Call TI          | Call TI            | -40 to 85    | LMC65<br>72BIM          |         |
| LMC6572BIM/NOPB  | ACTIVE | SOIC         | D                  | 8    | 95             | Green (RoHS<br>& no Sb/Br) | SN   CU SN       | Level-1-260C-UNLIM | -40 to 85    | LMC65<br>72BIM          | Samples |
| LMC6572BIMX/NOPB | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LMC65<br>72BIM          | Samples |
| LMC6574AIM/NOPB  | ACTIVE | SOIC         | D                  | 14   | 55             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LMC6574<br>AIM          | Samples |
| LMC6574AIMX      | NRND   | SOIC         | D                  | 14   | 2500           | TBD                        | Call TI          | Call TI            | -40 to 85    | LMC6574<br>AIM          |         |
| LMC6574AIMX/NOPB | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LMC6574<br>AIM          | Samples |
| LMC6574BIM/NOPB  | ACTIVE | SOIC         | D                  | 14   | 55             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LMC6574<br>BIM          | Samples |
| LMC6574BIMX/NOPB | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LMC6574<br>BIM          | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# PACKAGE OPTION ADDENDUM

1-Nov-2013

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 23-Sep-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMC6572AIMX/NOPB | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMC6572BIMX/NOPB | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMC6574AIMX      | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |
| LMC6574AIMX/NOPB | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |
| LMC6574BIMX/NOPB | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |

www.ti.com 23-Sep-2013



\*All dimensions are nominal

| 7 til dilliciololio are nominal |              |                 |      |      |             |            |             |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMC6572AIMX/NOPB                | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMC6572BIMX/NOPB                | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMC6574AIMX                     | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 35.0        |
| LMC6574AIMX/NOPB                | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 35.0        |
| LMC6574BIMX/NOPB                | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 35.0        |

# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>