# 32K x 8 Static RAM #### **Features** - · High speed - 15 ns t<sub>AA</sub> - · Single 5V power supply with 3.3V-compatible I/Os - V<sub>OH</sub> max. of 3.435V - Fast tnoe ### **Functional Description** The CY7C1199 is a high-performance CMOS static RAM organized as 32,768 words by 8 bits. The device operates with a single 5V power supply but internally clamps the output voltage level to a maximum of 3.435V. The internal clamps allow the CY7C1199 to interface to 3.3V processors (such as the Pentium<sup>™</sup> processor) without buffers or level translators. Easy memory expansion is provided by an active LOW chip enable (CE) and active LOW output enable (OE) and three-state drivers. This device has an automatic power-down feature, that reduces the power consumption significantly when deselected. An active LOW write enable signal (WE) controls the writing/reading operation of the memory. When $\overline{\text{CE}}$ and $\overline{\text{WE}}$ inputs are both LOW, data on the eight data input/output pins (I/On through I/O<sub>7</sub>) is written into the memory location addressed by the address present on the address pins (A<sub>0</sub> through A<sub>14</sub>). Reading the device is accomplished by selecting the device and enabling the outputs, CE and OE active LOW, while WE remains inactive or HIGH. Under these conditions, the contents of the location addressed by the information on address pins is present on the eight data input/output pins. The input/output pins remain in a high-impedance state unless the chip is selected, outputs are enabled, and write enable (WE) is HIGH. The CY7C1199 is available in standard 300-mil-wide SOJ packages. ### Selection Guide | | | 7C1199–15 | 7C1199-20 | |--------------------------------|-------|-----------|-----------| | Maximum Access Time (ns) | | 15 | 20 | | Maximum Operating Current (mA) | Com'l | 130 | 125 | | Maximum Standby Current (mA) | Com'l | 30 | 30 | Pentium is a trademark of Intel Corporation. | Maximum R | atinas | |-----------|--------| |-----------|--------| (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied ......55°C to +125°C Supply Voltage to Ground Potential (Pin 28 to Pin 14) ...... -0.5V to +7.0V DC Voltage Applied to Outputs in High Z State $^{[1]}$ .....-0.5V to $V_{CC}$ + 0.5V DC Input Voltage<sup>[1]</sup>.....-0.5V to V<sub>CC</sub> + 0.5V | Output Current into Outputs (LOW) | 20 mA | |--------------------------------------------------------|----------------| | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001 <b>V</b> | | Latch-Up Current | >200 mA | ### **Operating Range** | Range | Ambient Temperature | V <sub>cc</sub> | | |------------|---------------------|------------------|--| | Commercial | 0°C to +70°C | 5 <b>V</b> ± 10% | | ### Electrical Characteristics Over the Operating Range<sup>[2]</sup> | | | | | 7C1 | 199–15 | 7C1199-20 | | | |------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|--------------------------|-----------|--------------------------|----| | Parameter | Description | Test Conditions | Min. | Max. | Min. | Max. | Unit | | | V <sub>OH</sub> | Output HIGH Voltage | $-100 \mu$ A ≤ $l_{OH}$ ≤ $-4.0 m$ A | | 2.4 | 3.435 | 2.4 | 3.435 | ٧ | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 8.0 mA | | | 0.4 | | 0.4 | ٧ | | V <sub>IH</sub> | Input HIGH Voltage | | | | V <sub>CC</sub><br>+0.3V | 2.2 | V <sub>CC</sub><br>+0.3V | ٧ | | V <sub>IL</sub> | Input LOW Voltage | | | -0.5 | 0.8 | -0.5 | 0.8 | ٧ | | I <sub>IX</sub> | Input Load Current | $GND \leq V_1 \leq V_{CC}$ | <b>-</b> 5 | +5 | <b>-</b> 5 | +5 | μΑ | | | loz | Output Leakage Current | GND $\leq V_O \leq V_{CC}$ , Output Disabl | <b>-</b> 5 | +5 | <b>-</b> 5 | +5 | μΑ | | | los | Output Short Circuit<br>Current <sup>[3]</sup> | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND | | | -300 | | -300 | mA | | Icc | V <sub>CC</sub> Operating Supply<br>Current | $V_{CC} = Max., _{OUT} = 0 \text{ mA},$ Com'l $f = f_{MAX} = 1/t_{RC}$ | | | 130 | | 125 | mA | | I <sub>SB1</sub> | Automatic CE Power-Down<br>Current— TTL Inputs | | | | 30 | | 30 | mA | | I <sub>SB2</sub> | Automatic CE Power-Down<br>Current— CMOS Inputs | $\begin{array}{ll} \text{Max. V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{CC}} - 0.3\text{V} & \text{Com'l} \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3\text{V} & \text{com'l} \\ \text{or V}_{\text{IN}} \leq 0.3\text{V}, \text{f} = 0 & \\ \end{array}$ | | | 10 | | 10 | mA | ### Capacitance<sup>[4]</sup> | Parameter | Description | Test Conditions | Max. | Unit | | |------------------|--------------------|-----------------------------------------|------|------|--| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8 | pF | | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$ | 8 | pF | | ### Notes: $V_{\parallel}$ (min.) = -2.0V for pulse durations of less than 20 ns. See the last page of this specification for Group A subgroup testing information. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. Tested initially and after any design or process changes that may affect these parameters. ### AC Test Loads and Waveforms<sup>[5]</sup> THÉVENIN EQUIVALENT Equivalent to: $167\Omega$ OUTPUT • • 1.73V ### Switching Characteristics Over the Operating Range<sup>[2, 5]</sup> | | | 7C11 | 7C1199-15 | | 7C1199-20 | | |------------------------------|-------------------------------------|------|-----------|------|-----------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | • | • | 1 | • | • | | t <sub>RC</sub> | Read Cycle Time | 15 | | 20 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 15 | | 20 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 15 | | 20 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 5 | | 6 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[6]</sup> | 0 | | 0 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[6, 7]</sup> | | 7 | | 9 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[6]</sup> | 3 | | 3 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[6, 7]</sup> | | 7 | | 9 | ns | | t <sub>PU</sub> | CE LOW to Power-Up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power-Down | | 15 | | 20 | ns | | WRITE CYCLE <sup>[8, 9</sup> | 9] | | • | | • | • | | t <sub>WC</sub> | Write Cycle Time | 15 | | 20 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 10 | | 15 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 10 | | 15 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 9 | | 15 | | ns | | t <sub>SD</sub> | Data Set-Up to Write End | 8 | | 9 | | ns | | t <sub>HD</sub> | Data Hold from <b>W</b> rite End | 0 | | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[7]</sup> | | 7 | | 10 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[6]</sup> | 3 | | 3 | | ns | - 5. Test conditions assume timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance. - At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. t<sub>HZCE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. - The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. The minimum write cycle time for write cycle #3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. ## **Switching Waveforms** # Read Cycle No. 1<sup>[10, 11]</sup> Read Cycle No. 2<sup>[11, 12]</sup> # Write Cycle No. 1 ( $\overline{\text{WE}}$ Controlled) $^{[8,\ 13,\ 14]}$ ### Switching Waveforms (continued) #### Notes: - Notes: 10. Device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{|L}$ . 11. $\overline{WE}$ is HIGH for read cycle. 12. Address valid prior to or coincident with $\overline{CE}$ transition LOW. 13. Data I/O is high impedance if $\overline{OE} = V_{|H}$ . 14. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE}$ HIGH, the output remains in a high-impedance state. 15. During this period, the I/Os are in the output state and input signals should not be applied. # Write Cycle No. 2 (CE Controlled)[8, 13, 14] # Write Cycle No. 3 (WE Controlled, OE LOW)[9, 14] ### Typical DC and AC Characteristics ### **Truth Table** | CE | WE | ŌĒ | Inputs/Outputs | Mode | Power | |----|---------------------------------|----|---------------------|----------------------------|---------------------------| | Н | H X X High Z Deselect/Power-Dow | | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | | L | L H L Data Out | | Data Out | Read | Active (I <sub>CC</sub> ) | | L | L L X Data In Write | | Write | Active (I <sub>CC</sub> ) | | | L | H H High Z Des | | High Z | Deselect, Output Disabled | Active (I <sub>CC</sub> ) | ### **Ordering Information** | Speed<br>(ns) | | | Package Type | Operating<br>Range | | |---------------------------|---------------|-----|--------------------|--------------------|--| | 15 CY7C1199-15 <b>V</b> C | | V21 | 28-Lead Molded SOJ | Commercial | | | 20 | CY7C1199-20VC | V21 | 28-Lead Molded SOJ | Commercial | | Document #: 38-00460 ### Package Diagram ### 28-Lead (300-Mil) Molded SOJ V21 <sup>©</sup> Cypress Semiconductor Corporation, 1995. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.