## Am29F040 # Advanced Micro Devices # 4 Megabit (524,288 x 8-Bit) CMOS 5.0 Volt-only, Sector Erase Flash Memory #### **DISTINCTIVE CHARACTERISTICS** - 5.0 V ± 10% for read and write operations - Minimizes system level power requirements #### ■ Compatible with JEDEC-standards - Pinout and software compatible with singlepower-supply Flash - Superior inadvertent write protection #### ■ Package options - 32-pin PLCC - 32-pin TSOP - 32-pin PDIP - Minimum 100,000 write/erase cycles guaranteed - High performance - 55 ns maximum access time #### Sector erase architecture - Uniform sectors of 64K bytes each - Any combination of sectors can be erased. Also supports full chip erase. #### Sector protection Hardware method that disables any combination of sectors from write or erase operations #### ■ Embedded Erase Algorithms Automatically pre-programs and erases the chip or any sector ## **■** Embedded Program Algorithms - Automatically programs and verifies data at specified address - Data Polling and Toggle Bit feature for detection of program or erase cycle completion - Erase suspend/resume - Supports reading data from a sector not being erased #### Low power consumption - 20 mA maximum active read current - 30 mA maximum program/erase current #### **GENERAL DESCRIPTION** The Am29F040 is a 4 Mbit, 5.0 V-only Flash memory organized as 512K bytes of 8 bits each. The Am29F040 is offered in a 32-pin package. This device is designed to be programmed in-system with the standard system 5.0 V $V_{\rm CC}$ supply. A 12.0 V $V_{\rm PP}$ is not required for write or erase operations. The device can also be reprogrammed in standard EPROM programmers. The standard Am29F040 offers access times between 55 ns and 150 ns, allowing operation of high-speed microprocessors without wait states. To eliminate bus contention the device has separate chip enable ( $\overline{CE}$ ), write enable ( $\overline{WE}$ ) and output enable ( $\overline{OE}$ ) controls. The Am29F040 is entirely command set compatible with the JEDEC single-power-supply Flash standard. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the device is similar to reading from 12.0 Volt Flash or EPROM devices. The Am29F040 is programmed by executing the program command sequence. This will invoke the Embedded Program Algorithm which is an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. Typically, each sector can be programmed and verified in less than one second. Erase is accomplished by executing the erase command sequence. This will invoke the Embedded Erase Algorithm which is an internal algorithm that automatically preprograms the array if it is not already programmed before executing the erase operation. During erase, the device automatically times the erase pulse widths and verifies proper cell margin. Any individual sector is typically erased and verified in 1.5 seconds (if already completely preprogrammed). This device also features a sector erase architecture. The sector mode allows for 64K byte blocks of memory to be erased and reprogrammed without affecting other blocks. The Am29F040 is erased when shipped from the factory. The device features single 5.0 V power supply operation for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations. A low $V_{\rm CC}$ detector automatically inhibits write operations on the loss of power. The end of program or erase is detected by Data Polling of DQ7 or by the Toggle Bit feature on DQ6. Once the end of a program or erase cycle has been completed, the device internally resets to the read mode. AMD's Flash technology combines years of EPROM and E²PROM experience to produce the highest levels of quality, reliability and cost effectiveness. The Am29F040 memory electrically erases the entire chip or all bits within a sector simultaneously via Fowler-Nordhiem tunneling. The bytes are programmed one byte at a time using the EPROM programming mechanism of hot electron injection. ## Flexible Sector-Erase Architecture - Eight 64K Bytes sectors - Individual-sector, multiple-sector, or bulk-erase capability - Individual or multiple-sector protection is user definable ## PRODUCT SELECTOR GUIDE | Family Part No: | | | Am29F040 | | | | | | | | | | |--------------------|-------------------|------------|----------|-----|------|------|--|--|--|--|--|--| | Ordering Part No: | Vcc = 5.0 V ± 5% | -55 | -75 | | | | | | | | | | | | Vcc = 5.0 V ± 10% | | -70 | -90 | -120 | -150 | | | | | | | | Max Access Time ( | ns) | <b>5</b> 5 | 70 | 90 | 120 | 150 | | | | | | | | CE (E) Access (ns) | | 55 | 70 | 90 | 120 | 150 | | | | | | | | OE (G) Access (ns) | | 25 | 30 | 35 | 50 | 55 | | | | | | | ## **CONNECTION DIAGRAMS** 1-102 ## LOGIC SYMBOL Table 1. Am29F040 Pin Configuration | Pin | Function | | |---------|----------------------------------------------|--| | A0-A18 | Address Inputs | | | DQ0-DQ7 | Data Input/Output | | | CE | Chip Enable | | | ŌĒ | Output Enable | | | WE | Write Enable | | | Vss | Device Ground | | | Vcc | Device Power Supply<br>(5.0 V ± 10% or ± 5%) | | ## **ORDERING INFORMATION** #### Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: | Valid ( | Combinations | |---------------------------------------------|----------------------------------------------------------------------------------------------------| | AM29F040-55 | JC, EC, FC | | AM29F040-70 | JC, EC, FC, | | AM29F040-75 | JI, EI, FI | | AM29F040-90<br>AM29F040-120<br>AM29F040-150 | PC, PI, JC, JI, PCB,<br>PIB, JCB, JIB, PE,<br>PEB, JE, JEB, EC,<br>EI, FC, FI, EE, EEB,<br>FE, FEB | ## **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. Table 2. Am29F040 User Bus Operations | Operation | CE | ŌĒ | WE | A0 | A1 | A6 | A9 | 1/0 | |-----------------------------------|----|----|----|----|----|----|-----------------|---------| | Auto-Select Manufacturer Code (1) | L | L | н | L | L | L | ViD | Code | | Auto-Select Device Code (1) | L | L | н | н | L | L | VID | Code | | Read (4) | L | L | Н | A0 | A1 | A6 | A9 | Dout | | Standby | н | X | х | Х | х | x | Х | HIGH Z | | Output Disable | L | Н | н | х | х | х | Х | HIGH Z | | Write | L | Н | L | A0 | A1 | A6 | A9 | Din (2) | | Verify Sector Protect (3) | L | L | н | L | н | L | V <sub>ID</sub> | Code | | Auto-Select Device Unprotect Code | L | L | н | н | Н | L | V <sub>ID</sub> | Code | L = Logic 0. H = Logic 1. X = Don't Care. See DC Characteristics for voltage levels. #### Notes: - Manufacturer and device codes may also be accessed via a command register write sequence. Refer to Tables 3 and 4. - 2. Refer to Table 4 for valid D<sub>IN</sub> during a write operation. - 3. Refer to the section on Sector Protection - WE can be VII. if OE is VII. OE at VIH initiates the write operations. #### Read Mode The Am29F040 has two control functions which must be satisfied in order to obtain data at the outputs. CE is the power control and should be used for device selection. OE is the output control and should be used to gate data to the output pins if a device is selected. Address access time (tACC) is equal to the delay from stable addresses to valid output data. The chip enable access time (tce) is the delay from stable addresses and stable CE to valid data at the output pins. The output enable access time is the delay from the falling edge of OE to valid data at the output pins (assuming the addresses have been stable for at least tacc-tor time). ## Standby Mode The Am29F040 has two standby modes, a CMOS standby mode (CE input held at Vcc ± 0.5 V), when the current consumed is less than 100 µA; and a TTL standby mode (CE is held at ViH) when the current required is reduced to approximately 1 mA. In the standby mode the outputs are in a high impedance state, independent of the OE input. If the device is deselected during erasure or programming, the device will draw active current until the operation is completed. ## **Output Disable** With the OE input at a logic high level (VIH), output from the device is disabled. This will cause the output pins to be in a high impedance state. #### **Autoselect** The autoselect mode allows the reading out of a binary code from the device and will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional over the entire temperature range of the device. To activate this mode, the programming equipment must force V<sub>ID</sub> (11.5 V to 12.5 V) on address pin A9. Two identifier bytes may then be sequenced from the device outputs by toggling address A0 from VIL to VIH. All addresses are don't cares except A0, A1, and A6. The manufacturer and device codes may also be read via the command register, for instances when the Am29F040 is erased or programmed in a system without access to high voltage on the A9 pin. The command sequence is illustrated in Table 5 (refer to Autoselect Command section). Byte 0 (A0 = V<sub>II</sub>) represents the manufacture's code (AMD=01H) and byte 1 (A0 = V<sub>IH</sub>) the device identifier code (Am29F040=A4H). These two bytes are given in the table below. All identifiers for manufactures and device will exhibit odd parity with the MSB (DQ7) defined as the parity bit. In order to read the proper device codes when executing the autoselect. A1 must be VIH (see Table 3). Table 3. Am29F040 Sector Protection Verify Autoselect Codes | Туре | A18 | A17 | A16 | <b>A6</b> | <b>A</b> 1 | AO | Code<br>(HEX) | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQO | |-------------------------|------|---------|-------|-----------|------------|-----|---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Manufacture Code | Х | Х | Х | VIL | VIL | VIL | 01H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Am29F040<br>Device Code | × | X | х | ViL | VIL | Vін | A4H | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | Sector Protection | Sect | or Addı | esses | VIL | ViH | VIL | 01H* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | <sup>\*</sup>Outputs 01H at protected sector addresses Table 4. Sector Address Tables | | A18 | A17 | A16 | Address Range | |-----|-----|-----|-----|---------------| | SAO | 0 | 0 | 0 | 00000h-0FFFFh | | SA1 | 0 | 0 | 1 | 10000h-1FFFFh | | SA2 | 0 | 1 | 0 | 20000h2FFFFh | | SA3 | 0 | 1 | 1 | 30000h-3FFFFh | | SA4 | 1 | 0 | 0 | 40000h-4FFFFh | | SA5 | 1 | 0 | 1 | 50000h-5FFFFh | | SA6 | 1 | 1 | 0 | 60000h-6FFFFh | | SA7 | 1 | 1 | 1 | 70000h-7FFFFh | #### Write Device erasure and programming are accomplished via the command register. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device. The command register itself does not occupy any addressable memory location. The register is a latch used to store the commands, along with the address and data information needed to execute the command. The command register is written by bringing $\overline{WE}$ to $V_{IL}$ , while $\overline{CE}$ is at $V_{IL}$ and $\overline{OE}$ is at $V_{IH}$ . Addresses are latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever happens later; which ever happens first. Standard microprocessor write timings are used. Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters. #### **Sector Protection** The Am29F040 features hardware sector protection. This feature will disable both program and erase operations in any number of sectors (0 through 8). The sector protect feature is enabled using programming equipment at the user's site. The device is shipped with all sectors unprotected. Alternatively, AMD may program and protect sectors in the factory prior to shipping the device (AMD's ExpressFlash Service). It is also possible to determine if a sector is protected in the system by writing an Autoselect command. Performing a read operation at the address location XX02H, where the higher order addresses (A16, A17, and A18) are the sector address will produce a logical "1" at DQ0 for a protected sector. See Table 3 for Autoselect codes. ## **Sector Unprotect** The Am29F040 also features a sector unprotect mode so that a protected sector may be unprotected to incorporate any changes in the code. The sector unprotect is enabled using programming equipment at the user's site. It is also possible to determine if a sector is unprotected in the system by writing the autoselect command and A6 is set at V<sub>IH</sub>. Performing a read operation at address location XXX2H, where the higher order addresses (A18, A17, and A16) define a particular sector address, will produce 00H at data outputs (DQ0–DQ7) for an unprotected sector. #### **Command Definitions** Device operations are selected by writing specific address and data sequences into the command register. Writing incorrect address and data values or writing them in the improper sequence will reset the device to read mode. Table 5 defines the valid register command sequences. Note that the Erase Suspend (B0) and Erase Resume (30) commands are valid only while the Sector Erase operation is in progress. Either of the two reset commands will reset the device (when applicable). | Command<br>Sequence | Bus<br>Write<br>Cycles | First Bus<br>Write Cycle | | Second Bus<br>Write Cycle | | Third Bus<br>Write Cycle | | Fourth Bus<br>Read/Write<br>Cycle | | Fifth Bus<br>Write Cycle | | Sixth Bus<br>Write Cycle | | |--------------------------------|------------------------|--------------------------|----------------------------------------------------------------------------|---------------------------|---------|--------------------------|----------|-----------------------------------|-------------|--------------------------|------|--------------------------|------| | Read/Reset | Req'd | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | Read/Reset | 1 | XXXH | FOH | | | | | | | | | | | | Read/Reset | 4 | 5555H | AAH | 2AAAH | 55H | 5555H | FOH | RA | RD | | | | | | Autoselect | 4 | 5555H | AAH | 2AAAH | 55H | 5555H | 90H | 00H | 01H | | | | | | | | | | | | | | 01H | A4H | 1 | | | | | Byte Program | 4 | 5555H | AAH | 2AAAH | 55H | 5555H | AOH | PA | Data | | | | | | Chip Erase | 6 | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | Sector Erase | 6 | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA | 30H | | Sector Erase Suspend Erase can | | | se can be suspended during sector erase with Addr (don't care), Data (B0H) | | | | | | | | | | | | Sector Erase Resume Erase ca | | | | resumed | after s | uspend v | vith Add | lr (don't car | e), Data (3 | 30H) | | | | #### Notes: - 1. Address bits A15, A16, A17, and A18 = X = Don't Care. Write Sequences may be initiated with A15 in either state. - Address bits A15, A16, A17, and A18 = X = Don't Care for all address commands except for Program Address (PA) and Sector Address (SA). - 3. Bus operations are defined in Table 2. - 4. RA = Address of the memory location to be read. - PA = Address of the memory location to be programmed. Addresses are latched on the falling edge of the WE pulse. - SA = Address of the sector to be erased. The combination of A18, A17, A16 will uniquely select any sector. - 5. RD = Data read from location RA during read operation. - PD = Data to be programmed at location PA. Data is latched on the rising edge of WE. - 6. Read and byte program functions to non-erasing sectors are allowed in the Erase Suspend mode. ## Read/Reset Command The read or reset operation is initiated by writing the read/reset command sequence into the command register. Microprocessor read cycles retrieve array data from the memory. The device remains enabled for reads until the command register contents are altered. The device will automatically power-up in the read/reset state. In this case, a command sequence is not required to read data. Standard microprocessor read cycles will retrieve array data. This default value ensures that no spurious alteration of the memory content occurs during the power transition. Refer to the AC Read Characteristics and Waveforms for the specific timing parameters. #### **Autoselect Command** Flash memories are intended for use in applications where the local CPU alters memory contents. As such, manufacture and device codes must be accessible while the device resides in the target system. PROM programmers typically access the signature codes by raising A9 to a high voltage. However, multiplexing high voltage onto the address lines is not generally desired system design practice. The device contains a command autoselect operation to supplement traditional PROM programming methodology. The operation is initiated by writing the autoselect command sequence into the command register. Following the command write, a read cycle from address XX00H retrieves the manufacture code of 01H. A read cycle from address XX01H returns the device code A4H (see Table 3). All manufacturer and device codes will exhibit odd parity with the MSB (DQ7) defined as the parity bit. Scanning the sector addresses (A16, A17, A18) while (A6, A1, A0) = (0, 1, 0) will produce a logical "1" at device output DQ0 for a protected sector. To terminate the operation, it is necessary to write the read/reset command sequence into the register. #### **Byte Programming** The device is programmed on a byte-by-byte basis. Programming is a four bus cycle operation. There are two "unlock" write cycles. These are followed by the program set-up command and data write cycles. Addresses are latched on the falling edge of $\overline{CE}$ or $\overline{WE}$ , whichever happens later and the data is latched on the rising edge of $\overline{CE}$ or $\overline{WE}$ , whichever happens first. The rising edge of $\overline{CE}$ or $\overline{WE}$ (whichever happens first) begins programming. Upon executing the Embedded Program Algorithm command sequence the system is not required to provide further controls or timings. The device will automatically provide adequate internally generated program pulses and verify the programmed cell margin. The automatic programming operation is completed when the data on DQ7 is equivalent to data written to this bit (see Write Operation Status section) at which time the device returns to the read mode and addresses are no longer latched. Therefore, the device requires that a valid address to the device be supplied by the system at this particular instance of time. Hence, Data Polling must be performed at the memory location which is being programmed. Any commands written to the chip during this period will be ignored. Programming is allowed in any sequence and across sector boundaries. Beware that a data "0" cannot be programmed back to a "1". Attempting to do so may cause the device to exceed programming time limits (DQ5 = 1) or result in an apparent success, according to the data polling algorithm, but a read from reset/read mode will show that the data is still "0". Only erase operations can convert "0"s to "1"s. Figure 1 illustrates the Embedded Programming Algorithm using typical command strings and bus operations. ## Chip Erase Chip erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the chip erase command. Chip erase does *not* require the user to program the device prior to erase. Upon executing the Embedded Erase™ Algorithm command sequence the device automatically will program and verify the entire memory for an all zero data pattern prior to electrical erase. The chip erase is performed sequentially one sector at a time. The system is not required to provide any controls or timings during these operations. The automatic erase begins on the rising edge of the last WE pulse in the command sequence and terminates when the data on DQ7 is "1" (see Write Operation Status section) at which time the device returns to read the mode. Figure 2 illustrates the Embedded Erase Algorithm using typical command strings and bus operations. ### **Sector Erase** Sector erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the sector erase command. The sector address (any address location within the desired sector) is latched on the falling edge of $\overline{\rm WE}$ , while the command (data) is latched on the rising edge of $\overline{\rm WE}$ . A time-out of 80 μs from the rising edge of the last sector erase command will initiate the sector erase command(s). **Please note:** Do not attempt to write an invalid command sequence during the sector erase operation. Otherwise, it will terminate the sector erase operation and the device will reset back into the read mode. Multiple sectors may be erased concurrently by writing the six bus cycle operations as described above. This sequence is followed with writes of the Sector Erase command to addresses in other sectors desired to be concurrently erased. The time between writes must be less than 80 us, otherwise that command will not be accepted. It is recommended that processor interrupts be disabled during this time to guarantee this condition. The interrupts can be re-enabled after the last Sector Frase command is written. A time-out of 80 us from the rising edge of the last WE will initiate the execution of the Sector Erase command(s), If another falling edge of the WE occurs within the 80 us time-out window the timer is reset. (Monitor DQ3 to determine if the sector erase window is still open, see section DQ3, Sector Erase Timer.) Any command other than Sector Erase or Erase Suspend during this period and afterwards will reset the device to read mode, ignoring the previous command string. Resetting the device after it has begun execution will result in the data of the operated sectors being undefined (messed up). In that case, restart the erase on those sectors and allow them to complete. (Refer to the Write Operation Status section for Sector Erase Timer operation.) Loading the sector erase buffer may be done in any sequence and with any number of sectors (1 to 8). Sector erase does *not* require the user to program the device prior to erase. The device automatically programs all memory locations in the sector(s) to be erased prior to electrical erase. When erasing a sector or sectors the remaining unselected sectors are not affected. The system is *not* required to provide any controls or timings during these operations. The automatic sector erase begins after the 100 µs time out from the rising edge of the WE pulse for the last sector erase command pulse and terminates when the data on DQ7 is "1" (see Write Operation Status section) at which time the device returns to read mode. During the execution of the Sector Erase command, only the Erase Suspend and Erase Resume commands are allowed. All other commands will reset the device to read mode. Data polling must be performed at an address within any of the sectors being erased. Figure 2 illustrates the Embedded Erase Algorithm using typical command strings and bus operations. # User Note for Chip Erase and Sector Erase Commands The Am29F040 features three erase options: - Chip Erase - Single Sector Erase - Multiple Sectors Erase Each option should be used exclusively. Do not mix the three erase options. If the multiple sector erase command is used, multiple sectors should be erased in groups to ensure that a group of sectors is exposed to the same number of program/erase cycles. ## **Erase Suspend** The Erase Suspend command allows the user to interrupt a Sector Erase operation and then perform data reads or programs to a sector not being erased. This command is applicable ONLY during the Sector Erase operation which includes the time-out period for sector erase. The Erase Suspend command will be ignored if written during the Chip Erase operation or Embedded Program Algorithm. Writing the Erase Suspend command during the Sector Erase time-out results in immediate termination of the time-out period and suspension of the erase operation. Any other command written during the Erase Suspend mode will be ignored except the Erase Resume command. Writing the Erase Resume command resumes the erase operation. The addresses are "don't-cares" when writing the Erase Suspend or Erase Resume command. When the Erase Suspend command is written during the Sector Erase operation, the device will take a maximum of 15 µs to suspend the erase operation. When the device has entered the erase-suspended mode, DQ7 bit will be at logic '1', and DQ6 wil stop toggling. The user must use the address of the erasing sector for reading DQ6 and DQ7 to determine if the erase operation has been suspended. Further writes of the Erase Suspend command are ignored. When the erase operation has been suspended, the device defaults to the erase-suspend-read mode. Reading data in this mode is the same as reading from the standard read mode except that the data must be read from sectors that have not been erase-suspended. Successively reading from the erase-suspended sector while the device is in the erase-suspend-read mode will cause DQ2 to toggle. (See the section on DQ2). After entering the erase-suspend-read mode, the user can program the device by writing the appropriate command sequence for Byte Program. This program mode is known as the erase-suspend-program mode. Again, programming in this mode is the same as programming in the regular Byte Program mode except that the data must be programmed to sectors that are not erase-suspended. Successively reading from the erase-suspended sector while the device is in the erasesuspend-program mode will cause DQ2 to toggle. The end of the erase-suspended program operation is detected by Data Polling of DQ7, or by the Toggle Bit I (DQ6) which is the same as the regular Byte Program operation. Note that DQ7 must be read from the byte program address while DQ6 can be read from any address. To resume the operation of Sector Erase, the Resume command (30H) should be written. Any further writes of the Resume command at this point will be ignored. Another Erase Suspend command can be written after the chip has resumed erasing. ## Write Operation Status **Table 6. Write Operation Status** | | Status | | DQ7 | DQ6 | DQ5 | DQ3 | |-------------------------|----------------------------------------|----------------------------|------|--------|------|------| | | Byte Programming in Embedded Algorithm | | DQ7 | Toggle | 0 | 0 | | | Embedded Erase / | Algorithm | 0 | Toggle | 0 | 1 | | In Progress | Erase | Erase Suspended Sector | 1 | No Tog | 0 | 1 | | | Suspended Mode | Non-Erase Suspended Sector | Data | Data | Data | Data | | | Byte-Programming | in Embedded Algorithm | DQ7 | Toggle | 1 | 0 | | Exceeded<br>Time Limits | Embedded Erase / | Algorithm | 0 | Toggle | 1 | 1 | | | Program in Erase S | Suspended Mode | DQ7 | Toggle | 1 | 1 | #### DQ7 Data Polling The Am29F040 device features Data Polling as a method to indicate to the host that the Embedded Algorithms are in progress or completed. During the Embedded Program Algorithm an attempt to read the device will produce the compliment of the data last written to DQ7. Upon completion of the Embedded Program Algorithm, an attempt to read the device will produce the true data last written to DQ7. During the Embedded Erase Algorithm, an attempt to read the device will produce a "0" at the DQ7 output. Upon completion of the Embedded Erase Algorithm an attempt to read the device will produce a "1" at the DQ7 output. The flow-chart for Data Polling (DQ7) is shown in Figure 3. For chip erase, the Data Polling is valid after the rising edge of the sixth WE pulse in the six write pulse sequence. For sector erase, the Data Polling is valid after the last rising edge of the sector erase WE pulse. Data Polling must be performed at sector address within any of the sectors being erased and not a protected sector. Otherwise, the status may not be valid. Once the Embedded Algorithm operation is close to being completed, the Am29F040 data pins (DQ7) may change asynchronously while the output enable (OE) is asserted low. This means that the device is driving status information on DQ7 at one instant of time and then that byte's valid data at the next instant of time. Depending on when the system samples the DQ7 output, it may read the status or valid data. Even if the device has completed the Embedded Algorithm operation and DQ7 has a valid data, the data outputs on DQ0-DQ6 may be still invalid. The valid data on DQ0-DQ7 will be read on the successive read attempts. The Data Polling feature is only active during the Embedded Programming Algorithm, Embedded Erase Algorithm, or sector erase time-out (see Table 6). See Figure 11 for the $\overline{\text{Data}}$ Polling timing specifications and diagrams. #### DQ6 Toggle Bit The Am29F040 also features the "Toggle Bit" as a method to indicate to the host system that the Embedded Algorithms are in progress or completed. During an Embedded Program or Erase Algorithm cycle, successive attempts to read ( $\overline{OE}$ toggling) data from the device will result in DQ6 toggling between one and zero. Once the Embedded Program or Erase Algorithm cycle is completed, DQ6 will stop toggling and valid data will be read on the next successive attempts. During programming, the Toggle Bit is valid after the rising edge of the fourth $\overline{WE}$ pulse in the four write pulse sequence. For chip erase, the Toggle Bit is valid after the rising edge of the sixth $\overline{WE}$ pulse in the six write pulse sequence. For Sector erase, the Toggle Bit is valid after the last rising edge of the sector erase $\overline{WE}$ pulse. The Toggle Bit is active during the sector time out. In programming, if the sector being written to is protected, the toggle bit will toggle for about 2 $\mu s$ and then stop toggling without the data having changed. In erase, the device will erase all the selected sectors except for the ones that are protected. If all selected sectors are protected, the chip will toggle the toggle bit for about 100 $\mu s$ and then drop back into read mode, having changed none of the data Either CE or OE toggling will cause the DQ6 to toggle. See Figure 12 for the Toggle Bit timing specifications and diagrams. # DQ5 Exceeded Timing Limits DQ5 will indicate if the program or erase time has exceeded the specified limits (internal pulse count). Under these conditions DQ5 will produce a "1". This is a failure condition which indicates that the program or erase cycle was not successfully completed. Data Polling is the only operating function of the device under this condition. The $\overline{\text{CE}}$ circuit will partially power down the device under these conditions (to approximately 2 mA). The $\overline{\text{OE}}$ and $\overline{\text{WE}}$ pins will control the output disable functions as described in Table 2. If this failure condition occurs during sector erase operation, it specifies that a particular sector is bad and it may not be reused, however, other sectors are still functional and may be used for the program or erase operation. The device must be reset to use other sectors. Write the Reset command sequence to the device, and then execute program or erase command sequence. This allows the system to continue to use the other active sectors in the device. If this failure condition occurs during the chip erase operation, it specifies that the entire chip is bad or combination of sectors are bad. If this failure condition occurs during the byte programming operation, it specifies that the entire sector containing that byte is bad and this sector may not be reused, (other sectors are still functional and can be reused). The DQ5 failure condition may also appear if a user tries to program a non blank location without erasing. In this case the device locks out and never completes the Embedded Algorithm operation. Hence, the system never reads a valid data on DQ7 bit and DQ6 never stops toggling. Once the device has exceeded timing limits, the DQ5 bit will indicate a "1." Please note that this is not a device failure condition since the device was incorrectly used. #### DQ3 Sector Erase Timer After the completion of the initial sector erase command sequence the sector erase time-out will begin. DQ3 will remain low until the time-out is complete. Data Polling and Toggle Bit are valid after the initial sector erase command sequence. If Data Polling or the Toggle Bit indicates the device has been written with a valid erase command, DQ3 may be used to determine if the sector erase timer window is still open. If DQ3 is high ("1") the internally controlled erase cycle has begun; attempts to write subsequent commands to the device will be ignored until the erase operation is completed as indicated by Data Polling or Toggle Bit. If DQ3 is low ("0"), the device will accept additional sector erase commands. To insure the command has been accepted, the system software should check the status of DQ3 prior to and following each subsequent sector erase command. If DQ3 were high on the second status check, the command may not have been accepted. Refer to Table 6: Write Operation Status. ## **Data Protection** The Am29F040 is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transitions. During power up the device automatically resets the internal state machine in the Read mode. Also, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific multi-bus cycle command sequences. The device also incorporates several features to prevent inadvertent write cycles resulting form V<sub>CC</sub> power-up and power-down transitions or system noise. ## Low Vcc Write Inhibit To avoid initiation of a write cycle during Vcc power-up and power-down, the Am29F040 locks out write cycles for Vcc < VLKO (see DC Characteristics section for voltages). When Vcc < VLKO, the command register is disabled, all internal program/erase circuits are disabled, and the device resets to the read mode. The Am29F040 ignores all writes until Vcc > VLKO. The user must ensure that the control pins are in the correct logic state when Vcc > VLKO to prevent uninitentional writes. ### Write Pulse "Glitch" Protection Noise pulses of less than 5 ns (typical) on $\overline{OE}$ , $\overline{CE}$ or $\overline{WE}$ will not initiate a write cycle. ## Logical Inhibit Writing is inhibited by holding any one of $\overline{OE} = V_{IL}$ , $\overline{CE} = V_{IH}$ or $\overline{WE} = V_{IH}$ . To initiate a write cycle $\overline{CE}$ and $\overline{WE}$ must be a logical zero while $\overline{OE}$ is a logical one. ## Power-Up Write Inhibit Power-up of the device with $\overline{WE} = \overline{CE} = V_{IL}$ and $\overline{OE} = V_{IH}$ will not accept commands on the rising edge of $\overline{WE}$ . The internal state machine is automatically reset to the read mode on power-up. #### **Sector Protect** Sectors of the Am29F040 may be hardware protected using programming equipment at the users factory. The protection circuitry will disable both program and erase functions for the protected sector(s). Requests to program or erase a protected sector will be ignored by the device. ## **EMBEDDED ALGORITHMS** ## Program Command Sequence (Address/Command): Figure 1. Embedded Programming Algorithm ## **EMBEDDED ALGORITHMS** Figure 2. Embedded Erase Algorithm ## Note: DQ7 is rechecked even if DQ5 = "1" because DQ7 may change simultaneously with DQ5. Figure 3. Data Polling Algorithm Note: 17113D-10 DQ6 is rechecked even if DQ5 = "1" because DQ6 may stop toggling at the same time as DQ5 changing to "1". Figure 4. Toggle Bit Algorithm Figure 5. Maximum Negative Overshoot Waveform Figure 6. Maximum Positive Overshoot Waveform ## **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature Ceramic Packages65°C to +150°C Plastic Packages65°C to +125°C | |-----------------------------------------------------------------------------------| | Ambient Temperature with Power Applied55°C to +125°C | | Voltage with Respect to Ground<br>All pins except A9 (Note 1)2.0 V to +7.0 V | | Vcc (Note 1)2.0 V to +7.0 V | | A9 (Note 2)2.0 V to +14.0 V | | Output Short Circuit Current (Note 3) 200 mA | | Notes: | - Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, inputs may undershoot V<sub>SS</sub> to -2.0 V for periods of up to 20 ns. Maximum DC voltage on input and I/O pins is V<sub>CC</sub> + 0.5 V. During voltage transitions, input and I/O pins may overshoot to V<sub>CC</sub> + 2.0 V for periods up to 20 ns. - Minimum DC input voltage on A9 pin is -0.5 V. During voltage transitions, A9 may undershoot V<sub>SS</sub> to -2.0 V for periods of up to 20 ns. Maximum DC input voltage on A9 is +12.5 V which may overshoot to 14.0 V<sub>SS</sub> for periods up to 20 ns. - No more than one output shorted to ground at a time. Duration of the short circuit should not be greater than one second. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. #### **OPERATING RANGES** | Commercial (C) Devices Ambient Temperature (T <sub>A</sub> ) 0°C to +70°C | |---------------------------------------------------------------------------| | Industrial (I) Devices Ambient Temperature (T <sub>A</sub> )40°C to +85°C | | Extended (E) Devices Ambient Temperature (T <sub>A</sub> )55°C to +125°C | | Vcc Supply Voltages Vcc for Am29F040-75 +4.75 V to +5.25 V | | Vcc for Am29F040<br>-90, -120, -150 +4.50 V to +5.50 V | Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS TTL/NMOS Compatible | Parameter<br>Symbol | Parameter Description | Test Conditions | Min | Max | Unit | |---------------------|-----------------------------------------------|----------------------------------|------|-----------------------|------| | lu | Input Load Current | VIN = Vss to Vcc, Vcc = Vcc Max | | ±1.0 | μА | | lut | A9 Input Load Current | Vcc = Vcc Max, A9 = 12.5 V | | 50 | μА | | lLO | Output Leakage Current | Vout = Vss to Vcc, Vcc = Vcc Max | | ±1.0 | μA | | Icc <sub>1</sub> | Vcc Active Read Current (Note 1) | CE = VIL, OE = VIH | | 40 | mA | | ICC2 | Vcc Active Program/Erase Current (Notes 2, 3) | CE = VIL, OE = VIH | | 60 | mA | | lcc3 | Vcc Standby Current | Vcc = Vcc Max, CE = ViH | | 1.0 | mA | | VIL | input Low Level | | -0.5 | 0.8 | ٧ | | ViH | Input High Level | | 2.0 | V <sub>CC</sub> + 0.5 | ٧ | | V <sub>ID</sub> | Voltage for Autoselect and Sector Protect | V <sub>CC</sub> = 5.0 V | 11.5 | 12.5 | > | | Vol | Output Low Voltage | IoL = 12 mA, Vcc = Vcc Min | Ĭ | 0.45 | > | | Voн | Output High Level | IOH = -2.5 mA Vcc = Vcc Min | 2.4 | | ٧ | | VLKO | Low Vcc Lock-Out Voltage | | 3.2 | 4.2 | ٧ | The Icc current listed includes both the DC operating current and the frequency dependent component (at 6 MHz). The frequency component typically is less than 2 mA/MHz, with OE at V<sub>IH</sub> <sup>2.</sup> Icc active while Embedded Algorithm (program or erase) is in progress. <sup>3.</sup> Not 100% tested. # DC CHARACTERISTICS (continued) CMOS Compatible | Parameter<br>Symbol | Parameter Description | Test Conditions | Min | Max | Unit | |---------------------|-----------------------------------------------|--------------------------------------------|----------|---------|----------| | lu | Input Load Current | Vin = Vss to Vcc, Vcc = Vcc Max | | ±1.0 | μΑ | | lut | A9 Input Load Current | Vcc = Vcc Max, A9 = 12.5 V | | 50 | μΑ | | llo | Output Leakage Current | Vout = Vss to Vcc, Vcc = Vcc Max | | ±1.0 | μА | | Icc1 | Vcc Active Read Current (Note 1) | CE = V <sub>IL,</sub> OE = V <sub>IH</sub> | | 40 | mA | | Icc2 | Vcc Active Program/Erase Current (Notes 2, 3) | CE = VIL, OE = VIH | | 60 | mA | | lcc3 | Vcc Standby Current | Vcc = Vcc Max, CE = Vcc ± 0.5 V | | 100 | μΑ | | VIL | Input Low Level | | -0.5 | 0.8 | ٧ | | ViH | Input High Level | | 0.7xVcc | Vcc+0.3 | ٧ | | VID | Voltage for Autoselect and Sector Protect | V <sub>CC</sub> = 5.0 V | 11.5 | 12.5 | > | | Vol | Output Low Voltage | IoL = 12.0 mA, Vcc = Vcc Min | | 0.45 | ٧ | | V <sub>OH1</sub> | 0 4 418 4 16 8 | Iон = -2.5 mA, Vcc = Vcc Min | 0.85 Vcc | | ٧ | | VOH2 | Output High Voltage | Iон = −100 μA, Vcc = Vcc Min | Vcc -0.4 | | <b>V</b> | | VLKO | Low Vcc Lock-out Voltage | | 3.2 | 4.2 | ٧ | The I<sub>CC</sub> current listed includes both the DC operating current and the frequency dependent component (at 6 MHz). The frequency component typically is less than 2 mA/MHz, with OE at V<sub>IH</sub>. <sup>2.</sup> Icc active while Embedded Algorithm (program or erase) is in progress. <sup>3.</sup> Not 100% tested. ## **AC CHARACTERISTICS** ## **Read Only Operations Characteristics** | Parameter<br>Symbols | | | | | -55 | -70<br>(Note 2)<br>-75 | -90 | -120 | -150 | | |----------------------|----------|-------------------------------------------------------------------------|-----------|-----|----------|------------------------|----------|----------|------|------| | JEDEC | Standard | Description | Test Setu | ıp | (Note 1) | (Note 1) | (Note 2) | (Note 2) | | Unit | | tavav | trc | Read Cycle Time (Note 4) | | Min | 55 | 70 | 90 | 120 | 150 | ns | | tavov | tacc | Address to Output Delay | CE = VIL | Мах | 55 | 70 | 90 | 120 | 150 | ns | | <b>t</b> ELQV | tce | Chip Enable to Output Delay | OE = VIL | Мах | 55 | 70 | 90 | 120 | 150 | กร | | tgLav | toe | Output Enable to<br>Output Delay | | Max | 25 | 30 | 35 | 50 | 55 | ns | | tehoz | tof | Chip Enable to Output<br>High Z (Notes 3, 4) | | Max | 18 | 20 | 20 | 30 | 35 | ns | | tghạz | tor | Output Enable to Output<br>High Z (Notes 3, 4) | | | 18 | 20 | 20 | 30 | 35 | ns | | taxqx | tон | Output Hold Time From<br>Addresses, CE or OE,<br>Whichever Occurs First | | Min | 0 | 0 | 0 | 0 | 0 | ns | #### Notes: Test Conditions: Output Load: 1 TTL gate and 30 pF Input rise and fall times: 5 ns Input pulse levels: 0.0 V to 3.0 V Timing measurement reference level Input: 1.5 V Output: 1.5 V Test Conditions: Output Load: 1 TTL gate and 100 pF Input rise and fall times: 20 ns Input pulse levels: 0.45 V to 2.4 V Timing measurement reference level Input: 0.8 and 2.0 V Output: 0.8 and 2.0 V - 3. Output driver disable time. - 4. Not 100% tested. Figure 7. Test Conditions ## **AC CHARACTERISTICS** ## Write/Erase/Program Operations | Parameter<br>Symbols | | | -75 | | | | | | | | |----------------------|----------|-----------------------------------------------|----------------------------------|-----|-----|-----|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | JEDEC | Standard | Description | | | -55 | -70 | -90 | -120 | -150 | Unit | | tavav | twc | Write Cycle Tin | ne (Note 2) | Min | 55 | 70 | 90 | 120 | 150 | ns | | tavwl | tas | Address Setup | Time | Min | 0 | 0 | 0 | 0 | 0 | ns | | twLax | tan | Address Hold 1 | ime | Min | 40 | 45 | 45 | 50 | 50 | ns | | tovwн | tos | Data Setup Tin | ata Setup Time | | 25 | 30 | 45 | 50 | 50 | ns | | twndx | tон | Data Hold Time | ata Hold Time | | 0 | 0 | 0 | 0 | 0 | ns | | | toes | Output Enable | Setup Time | Min | 0 | 0 | 0 | 0 | 0 | ns | | | | Output Enable | Read (Note 2) | Min | 0 | 0 | 0 | 0 | 0 | ns | | | toeh | Hold Time | Toggle and Data Polling (Note 2) | Min | 10 | 10 | 10 | 10 | 00 150 1<br>0 0 7<br>0 50 1<br>0 50 1<br>0 0 50 1<br>0 0 0 1<br>0 0 0 0 1<br>0 0 0 0 0 1<br>0 0 0 0 0 0 1<br>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | ns | | tgHWL | tghwL | Read Recover | Time Before Write | Min | 0 | 0 | 0 | 0 | 0 | ns | | termr | tcs | Read Recover Time Before Write CE Setup Time | | Min | 0 | 0 | 0 | 0 | 0 | ns | | twhen | tсн | CE Hold Time | | | 0 | 0 | 0 | 0 | 0 | ns | | twLwH | twp | Write Pulse Wi | CE Hold Time Write Pulse Width | | 30 | 35 | 45 | 50 | 50 | ns | | twhwl | twpн | Write Pulse Wi | dth High | Min | 20 | 20 | 20 | 20 | 20 | ns | | twnwn | twnwH1 | Byte Programn | ning Operation | Тур | 14 | 14 | 14 | 14 | 14 | μs | | twHwH2 | twnwH2 | Sector Erase C | peration (Note 1) | Тур | 2 | 2 | 2 | 2 | 2 | sec | | | | | | Max | 30 | 30 | 30 | 30 | 30 | sec | | twnwn3 | twнwнз | Chip Erase Op | eration (Note 1) | Тур | 14 | 14 | 14 | 14 | 14 | sec | | | | | | Max | 120 | 120 | 120 | 120 | 120 | sec | | | tvcs | Vcc Set Up Tir | ne (Note 4) | Min | 50 | 50 | 50 | 50 | 50 | μs | - 1. This does not include the preprogramming time. - 2. Not 100% tested. ## **KEY TO SWITCHING WAVEFORMS** ## SWITCHING WAVEFORMS Figure 8. AC Waveforms for Read Operations ## **SWITCHING WAVEFORMS** Notes: 1. PA is address of the memory location to be programmed. 17113D-15 - 2. PD is data to be programmed at byte address. - 3. DQ7 is the output of the complement of the data written to the device. - 4. Dout is the output of the data written to the device. - 5. Figure indicates last two bus cycles of four bus cycle sequence. Figure 9. Program Operation Timings #### Note: SA is the sector address for Sector Erase. Addresses = don't care for Chip Erase. Figure 10. AC Waveforms Chip/Sector Erase Operations ## **SWITCHING WAVEFORMS** \*DQ7=Valid Data (The device has completed the Embedded operation). Figure 11. AC Waveforms for Data Polling during Embedded Algorithm Operations Note: \*DQ6 stops toggling (The device has completed the Embedded operation). Figure 12. AC Waveforms for Toggle Bit during Embedded Algorithm Operations ## **AC CHARACTERISTICS** ## Write/Erase/Program Operations ## Alternate CE Controlled Writes | Parameter<br>Symbols | | | | | | -75 | | | | | |----------------------|----------------|-----------------|----------------------------------|-----|-----|------------|-----|------|------|------| | JEDEC | Standard | Description | escription | | | -75<br>-70 | -90 | -120 | -150 | Unit | | tavav | twc | Write Cycle Tir | /rite Cycle Time (Note 2) | | 55 | 70 | 90 | 120 | 150 | ns | | tavel | tas | Address Setup | ddress Setup Time | | 0 | 0 | 0 | 0 | 0 | ns | | telax | tan | Address Hold | ddress Hold Time | | 40 | 45 | 45 | 50 | 50 | ns | | toven | tos | Data Setup Tin | ne | Min | 25 | 30 | 45 | 50 | 50 | ns | | tendx | tон | Data Hold Time | ata Hold Time | | 0 | 0 | 0 | 0 | 0 | ns | | | toes | Output Enable | Setup Time | Min | 0 | 0 | 0 | 0 | 0 | ns | | | toen Hold Time | Output Enable | Read (Note 2) | Min | 0 | 0 | 0 | 0 | 0 | ns | | | | Hold Time | Toggle and Data Polling (Note 2) | Min | 10 | 10 | 10 | 10 | 10 | ns | | tGHEL | 1GHEL | Read Recover | Time Before Write | Min | 0 | 0 | 0 | 0 | 0 | ns | | twiel | tws | WE Setup Tim | 9 | Min | 0 | 0 | 0 | 0 | 0 | ns | | tehwh | twn | WE Hold Time | | Min | 0 | 0 | 0 | 0 | 0 | ns | | telen | tcp | CE Pulse Widt | h | Min | 30 | 35 | 45 | 50 | 50 | ns | | tehel | tсрн | CE Pulse Widt | h High | Min | 20 | 20 | 20 | 20 | 20 | ns | | twnwh1 | twnwh1 | Byte Programn | ning Operation | Тур | 14 | 14 | 14 | 14 | 14 | μs | | twhwh2 | twnwH2 | Sector Erase C | Operation (Note 1) | Тур | 2 | 2 | 2 | 2 | 2 | sec | | | | <u> </u> | | Мах | 30 | 30 | 30 | 30 | 30 | sec | | twnwn3 | twнwнз | Chip Erase Op | eration (Note 1) | Тур | 14 | 14 | 14 | 14 | 14 | sec | | | | | | Max | 120 | 120 | 120 | 120 | 120 | sec | | | tvcs | Vcc Set Up Tir | ne (Note 2) | Min | 30 | 50 | 50 | 50 | 50 | μs | - 1. This does not include the preprogramming time. - 2. Not 100% tested. - 1. PA is address of the memory location to be programmed. - 2. PD is data to be programmed at byte address. - 3. DQ7 is the output of the complement of the data written to the device. - 4. Dout is the output of the data written to the device. - 5. Figure indicates last two bus cycles of four bus cycle sequence. Figure 13. Alternate CE Controlled Program Operation Timings #### **ERASE AND PROGRAMMING PERFORMANCE** | | | Limits | | | |-----------------------|-----------------|-------------------|------|-------------------------------------------| | Parameter | Тур | Max | Unit | Comments | | Sector Erase Time | 1.0<br>(Note 1) | 15 | sec | Excludes 00H programming prior to erasure | | Chip Erase Time | 8<br>(Note 1) | 120 | sec | Excludes 00H programming prior to erasure | | Byte Programming Time | 7<br>(Note 1) | 1000<br>(Note 3) | μs | Excludes system-level overhead (Note 4) | | Chip Programming Time | 3.6<br>(Note 1) | 25<br>(Notes 3,5) | sec | Excludes system-level overhead (Note 4) | #### Notes: - 1. 25°C, 5 V Vcc, 100,000 cycles. - Although Embedded Algorithms allow for a longer chip program and erase time, the actual time will be considerably less since bytes program or erase significantly faster than the worst case byte. - 3. Under worst case condition of 90°C, 4.5 V Vcc, 100,000 cycles. - System-level overhead is defined as the time required to execute the four bus cycle command necessary to program each byte. In the pre-programming step of the Embedded Erase algorithm, all bytes are programmed to 00H before erasure. - 5. The Embedded Algorithms allow for 2.5 ms byte program time. DQ5 = "1" only after a byte takes the theoretical maximum time to program. A minimal number of bytes may require significantly more programming pulses than the typical byte. The majority of the bytes will program within one or two pulses. This is demonstrated by the Typical and Maximum Programming Times listed above. ## **LATCHUP CHARACTERISTICS** | | Min | Max | |---------------------------------------------------|---------|-------------| | Input Voltage with respect to Vss on all I/O pins | -1.0 V | Vcc + 1.0 V | | Vcc Current | -100 mA | +100 mA | Includes all pins except Vcc. Test conditions: Vcc = 5.0 V, one pin at a time. #### LCC PIN CAPACITANCE | Parameter<br>Symbol | Parameter Description | Test Setup | Тур | Max | Unit | |---------------------|-------------------------|------------|-----|-----|------| | Cin | Input Capacitance | VIN = 0 | 6 | 7.5 | pF | | Соит | Output Capacitance | Vout = 0 | 8.5 | 12 | ρF | | CIN2 | Control Pin Capacitance | VIN = 0 | 7.5 | 9 | pF | #### Notes: - 1. Sampled, not 100% tested. - 2. Test conditions TA = 25°C, f = 1.0 MHz. #### **TSOP PIN CAPACITANCE** | Parameter<br>Symbol | Parameter Description | Test Setup | Тур | Max | Unit | |---------------------|-------------------------|------------|-----|-----|------| | CIN | Input Capacitance | Vin = 0 | 6 | 7.5 | pF | | Соит | Output Capacitance | Vout = 0 | 8.5 | 12 | pF | | C <sub>IN2</sub> | Control Pin Capacitance | Vin = 0 | 7.5 | 9 | pF | - 1. Sampled, not 100% tested. - 2. Test conditions TA = 25°C, f = 1.0 MHz. ## PLCC PIN CAPACITANCE | Parameter<br>Symbol | Parameter Description | Test Setup | Тур | Max | Unit | |---------------------|-------------------------|------------|-----|-----|------| | Cin | Input Capacitance | Vin = 0 | 4 | 6 | рF | | Соит | Output Capacitance | Vout = 0 | 8 | 12 | pF | | CIN2 | Control Pin Capacitance | VPP = 0 | 8 | 12 | pF | #### Notes: - 1. Sampled, not 100% tested. - 2. Test conditions T<sub>A</sub> = 25°C, f = 1.0 MHz. ## PDIP PIN CAPACITANCE | Parameter<br>Symbol | Parameter Description | Test Setup | Тур | Max | Unit | |---------------------|-------------------------|------------|-----|-----|------| | Cin | Input Capacitance | VIN = 0 | 4 | 6 | pF | | Соит | Output Capacitance | Vout = 0 | 8 | 12 | рF | | C <sub>IN2</sub> | Control Pin Capacitance | VPP = 0 | 8 | 12 | рF | - 1. Sampled, not 100% tested. - 2. Test conditions T<sub>A</sub> = 25°C, f = 1.0 MHz. # DATA SHEET REVISION SUMMARY FOR Am29F040 #### Title Changed from "Preliminary" to "Final" # Distinctive Characteristics, Connection Diagrams, Ordering Information Changed description to reflect that the ceramic packages, military operating range rating, and military packages are no longer available. #### **Product Selector Guide** Added -55 and -70 speed ratings. ## Table 6 - Write Operation Status Replaced "Hardware Sequence Flags". ## Table 7 - Embedded Programming Algorithm Deleted. ## Table 8 - Embedded Erase Algorithm Deleted. #### Sector Protection Algorithms Moved Sector Protection section, Sector Unprotect section, and Figures 13 through 16 to Am29F040 Data Sheet Supplement for PROM Programmer Manufacturers.