| REVISIONS | | | | | | | | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|--|--|--|--| | LTR | DESCRIPTION | DATE (YR-MO-DA) | APPROVED | | | | | | С | Add device types 03, 04, 05, 06, and 07. Add approved source CAGE 66632. Add case outline Y. Editorial changes throughout. Change to military drawing format and new code ident. 67268. | 87-10-23 | M. A. Frye | | | | | | D | Make changes to table I, table II, 1.2.2, 3.3, 4.3.1, 4.3.2, and figure 1, 2, 3, and 4. | 89-01-03 | M. A. Frye | | | | | | E | Added devices 08 and 09. Remove CAGE number 66632 as a supplier. Updated boilerplate, editorial changes throughout. | 93-10-12 | M. A. Frye | | | | | | F | Boilerplate update, part of 5-year review. ksr | 05-06-14 | Raymond Monnin | | | | | | G | Update body of drawing to reflect current requirements. glg | 11-05-31 | Charles Saffle | | | | | | Н | Update drawing to meet current MIL-PRF-38535 requirements. – glg | 18-01-22 | Charles Saffle | | | | | | REV | | | | | | | | | | | | | | | | | | | | | |--------------------------------|-------|-----|-----|-----------------------|---------------------------|--------|---------|-----------------------------------------------------------------------------------------------------|------|------------------------------------|-----|-------|-------|------|-----|-----|--------|-----|----|----| | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | | | | | | | | | REV STATUS | 3 | | | RE\ | / | | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | OF SHEETS | | | | SHI | EET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | | | PAREI | | | | | | | | | | | | | | | | | | | | | Ken | neth R | ice | | | | | | | DLA I | _AND | AND | MAR | RITIME | Ε | | | | STANDARD CHECKED BY | | | | | COLUMBUS, OHIO 43218-3990 | | | | | | | | | | | | | | | | | MICRO<br>Dr <i>a</i> | CIRC | _ | | Ray | mond | Monni | n | | | http://www.dla.mil/landandmaritime | | | | | | | | | | | | | | | | APP | ROVE | D BY | | | | | | | | | | | | | | | | THIS DRAWIN<br>FOR US<br>DEPAR | SE BY | ALL | BLE | Michael A. Frye | | | | MICROCIRCUIT, DIGITAL, CMOS, 4096 BIT,<br>STATIC RANDOM ACCESS MEMORY<br>(SRAM), MONOLITHIC SILICON | | | | | | | | , | | | | | | AND AGEN<br>DEPARTMEN | | | _ | DRAWING APPROVAL DATE | | | | (SF | RAM) | , MC | NOL | .ITHI | C SI | LICC | N | | | | | | | | | | | | 10 | ) Augi | ust 198 | 32 | | | | | | | | | | | | | | AMSC N/A REVISION LEVEL | | | | SI | ZE | CA | GE CC | DE | | | - 4 | | ı | | | | | | | | | | | | | | | ŀ | Н | | | A | A | | 67268 | 3 | | | 810 | 024 | • | | | | | | | | | | | | SHE | ET | | 1 | OF | 27 | | | | | | | ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A. - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example: 1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number 1/ | Access time | Circuit function | |-------------|-------------------|-------------|------------------------| | 01 | | 120 ns | 4096-word x 1-bit SRAM | | 02 | | 120 ns | 1024-word x 4-bit SRAM | | 03 | | 200 ns | 4096-word x 1-bit SRAM | | 04 | | 200 ns | 1024-word x 4-bit SRAM | | 05 | | 300 ns | 4096-word x 1-bit SRAM | | 06 | | 300 ns | 1024-word x 4-bit SRAM | | 07 | | 55 ns | 4096-word x 1-bit SRAM | | 08 | | 80 ns | 4096-word x 1-bit SRAM | | 09 | | 80 ns | 4096-word x 1-bit SRAM | 1.2.2 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|----------------------------------| | V | GDIP1-T18 or CDIP2-T18 | 18 | Dual-in-line package | | Χ | CQCC1-N18 | 18 | Rectangular chip carrier package | | Υ | See figure 1 | 18 | Flat package | - 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A. - 1.3 Absolute maximum ratings. | Supply voltage range (V <sub>DD</sub> ) (device type 07, 08, and 09) | V <sub>SS</sub> -0.5 V to +7.0 V<br>V <sub>SS</sub> -0.3 V to +8.0 V | |----------------------------------------------------------------------|----------------------------------------------------------------------| | Temperature under bias | -55°C to +125°C | | Storage temperature range | -65°C to +150°C | | Maximum power dissipation (P <sub>D</sub> ) <u>2</u> / | 200 mW | | Lead temperature (soldering, 10 seconds) | +260°C | | Thermal resistance, junction-to-case (OJC): | | | Cases V and X | See MIL-STD-1835 | | Case Y | 40°C/W <u>3</u> / | | Junction temperature (T <sub>J</sub> ) | +150°C | | All input or output voltages with | | | respect to ground | $V_{SS}$ -0.3 V to $V_{CC}$ +0.3 V | <sup>1/</sup> Generic numbers are listed on the Standardized Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in MIL-HDBK-103. <sup>3/</sup> When the thermal resistance for this case is specified in MIL-STD-1835, that value shall supersede the value indicated herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|---------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 2 | <sup>2/</sup> Must withstand the added P<sub>D</sub> due to short circuit test; e.g., los. ## 1.4 Recommended operating conditions. | Supply voltage range (V <sub>DD</sub> - V <sub>SS</sub> ) | 4.5 V dc to 5.5 V dc | |-----------------------------------------------------------|------------------------------------------| | Input low (V <sub>IL</sub> ) voltage range | $V_{SS}$ -0.3 V dc to $V_{SS}$ +0.8 V dc | | Input high (V <sub>IH</sub> ) voltage range | $V_{DD}$ -2.0 V dc to $V_{DD}$ +0.3 V dc | | Input high (V <sub>IH</sub> ) voltage range | 2.0 V dc to 6.0 V dc | | Case operating temperature range (Tc) | | | Chip enable output enable time (telox) | 5 ns minimum | | Chip enable output disable time (tehoz): | | | Device types 01 and 02 | 70 ns maximum | | Device types 03 and 04 | 80 ns maximum | | Device types 05 and 06 | 100 ns maximum | | Device type 07, 08, 09 | 30 ns maximum | #### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. #### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. #### DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. #### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at <a href="http://quicksearch.dla.mil/">http://quicksearch.dla.mil/</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### 3. REQUIREMENTS - 3.1 Item requirements. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.2 herein and figure 1. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. - 3.2.3 Logic diagram(s). The logic diagram(s) shall be as specified on figure 3. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|---------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 3 | - 3.2.4 Truth table. The truth table shall be as specified on figure 4. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. - 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. - 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used. - 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 and QML-38535 (see 6.6 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change</u>. Notification of change to DLA Land and Maritime-VA shall be required for any change that affects this drawing. - 3.9 <u>Verification and review</u>. DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. #### 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. - 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. - 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroup 4 (C<sub>IN</sub>, C<sub>OUT</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect input or output capacitance. - d. Subgroups 7 and 8 shall include verification of the truth table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|---------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 4 | | | TAB | LE I. Electrical performance chara | cteristics. | | | | | |--------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------|------------|-------------|-------| | Test | Symbol | Conditions $V_{SS} = 0 \text{ V}, V_{DD} = 5.5 \text{ V}$ $-55^{\circ}\text{C} \leq T_{C} \leq +125^{\circ}\text{C} \underline{1}/$ unless otherwise specified | Group A subgroups | Device<br>Type | Lin<br>Min | nits<br>Max | Units | | Low level output voltage | VoL | V <sub>DD</sub> = 4.5 V<br>I <sub>OL</sub> = 2 mA | 1, 2, 3 | All | | 0.4 | V | | High level output voltage | Vон | V <sub>DD</sub> = 4.5 V<br>V <sub>IN</sub> = -1 mA | 1, 2, 3 | All | 2.4 | | V | | Positive clamping input to V <sub>DD</sub> | V <sub>IC</sub> (POS) | $T_{C} = +25^{\circ}C$ , $V_{SS} = 0.0 \text{ V}$ , $I_{IN} = 100 \mu\text{A}$ | 1 | 01,02,03,<br>04,05,06 | 0.2 | 2.0 | V | | Negative clamping input to Vss | V <sub>IC</sub><br>(NEG) | $T_C = +25^{\circ}C$ , $V_{SS} = 0.0 \text{ V}$ , $I_{IN} = -100 \mu\text{A}$ | 1 | 01,02,03,<br>04,05,06 | -0.2 | -2.0 | V | | Input leakage current | I <sub>IH</sub> , I <sub>IL</sub> | $V_{DD} = 5.5 \text{ V},$<br>$V_{IN} = 0.0 \text{ V or } 5.5 \text{ V}$ | 1, 2, 3 | 01,02,03,<br>04,05,06 | -0.1 | 1.0 | μА | | | | VIN = 0.0 V 01 5.5 V | | 07,08,09 | -10.0 | 10.0 | | | High-impedance output leakage current | loz | $V_{DD} = 5.5 \text{ V}, V_{O} = V_{DD}$ | 1, 2, 3 | 01,02,03,<br>04,05,06 | -0.1 | 1.0 | μА | | | | | | 07,08,09 | -10.0 | 10.0 | | | Quiescent supply current | I <sub>DD</sub> | $V_{DD} = 5.5 \text{ V}, V_{IN} = V_{DD} \text{ and}$ $GND, I_{O} = 0.0 \text{ mA}; \overline{CE} = V_{DD} \text{ -}0.3 \text{ V}$ | 1, 2, 3 | 01,02,03,<br>04,05,06 | | 50 | μΑ | | | | | 01 | 07,08,09 | | 100 | | | | | | 02,03 | | | 1000 | | | Data retention supply current | I <sub>DR</sub> | $\begin{aligned} V_{DD} &= 2.0 \text{ V Minimum, } V_{IN} = V_{DD} \\ &\text{and GND, } I_{O} = 0.0 \text{ mA,} \\ &\overline{CE} = V_{DD} \end{aligned}$ | 1, 2, 3 | 01,02,03,<br>04,05,06 | | 25 | μΑ | | | | V <sub>DD</sub> = 2.5 V minimum | 01 | 08,09 | | 40 | | | | | | 02,03 | | | 400 | | | Operating current | IDDOP | $V_{DD} = 5.5 \text{ V}, f = 1 \text{ MHz}$ $I_{O} = 0.0 \text{ mA}, V_{IN} = V_{DD} \underline{2}/$ | 1, 2, 3 | 01,02,03,<br>04,05,06 | | 7 | mA | Output short circuit current 3/ Operating supply current los $I_{DD}$ | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|---------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 5 | $V_{DD} = 5.5 \text{ V}, V_{OUT} = GND$ $V_{DD} = 5.5 \text{ V}, I_0 = 0 \text{ mA}$ 1, 2, 3 1, 2, 3 07 07 08,09 mΑ $\mathsf{m}\mathsf{A}$ -350 140 4.5 | | TABLE I. | Electrical performance characterist | ics - continue | d. | | | | |------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|------------|-------------|-------| | Test | Symbol | Conditions $V_{SS} = 0 \text{ V, } V_{DD} = 5.5 \text{ V} \\ -55^{\circ}\text{C} \leq T_{C} \leq +125^{\circ}\text{C} \underline{1}/\text{unless otherwise specified}$ | Group A subgroups | Device<br>Type | Lir<br>Min | nits<br>Max | Units | | Automatic CE power down current 4/ | I <sub>SB</sub> | $V_{DD} = 5.5 \text{ V}, \overline{CE} = 2.0 \text{ V}$ | 1, 2, 3 | 07 | | 25 | mA | | Data retention supply voltage | V <sub>DR</sub> | CE = V <sub>DD</sub> | 1, 2, 3 | 01-06,<br>08,09 | 2.0 | | V | | Input capacitance | Сі | T <sub>A</sub> = +25°C, f = 1 MHz<br>All measurements referenced to<br>device ground, See 4.3.1c | 4 | All | | 8.0 | pF | | Ouput capacitance | Со | T <sub>A</sub> = +25°C, f = 1 MHz All measurements referenced to device ground, See 4.3.1c | 4 | All | | 10.0 | pF | | Functional test | | V <sub>DD</sub> = 4.5 V and 5.5 V <u>5</u> / <u>6</u> /<br>See 4.3.1c | 7,8A,8B | All | | | | | Address access time | t <sub>AVQV</sub> | $V_{DD} = 4.5 \text{ V} \text{ and } 5.5 \text{ V} \underline{7}/ \underline{8}/$ | 9, 10, 11 | 01, 02 | | 120 | ns | | | | | | 03, 04 | | 220 | | | | | | | 05, 06 | | 320 | | | Chin anable access time | + 01/ | - | | 07 | | 55 | 200 | | Chip enable access time | telqv | | 9, 10, 11 | 01, 02 | | 120 | ns | | | | | | 03, 04 | | 200 | | | | | | | 05, 06 | | 300 | | | | | | | 07 | | 55 | | | Chip enable pulse negative | teleh | - | 9, 10, 11 | 08, 09 | 120 | 80 | ns | | width | | | 9, 10, 11 | 03, 04 | 200 | | | | | | | | 05, 04 | 300 | | | | | | | | 07 | 55 | | | | | | | | 08, 09 | 80 | | | | Chip enable pulse positive | tehel | | 9, 10, 11 | 01, 02 | 50 | | ns | | width | | | | 03, 04 | 90 | | | | | | | | 05, 06 | 120 | | | | | | | | 08, 09 | 40 | | | | Address setup time | tavel | | 9, 10, 11 | 01, 02 | 0 | | ns | | | | | | 03 - 06 | 20 | | | | | | | | 08, 09 | 15 | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|---------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 6 | | | TABLE I. | Electrical performance characte | eristics - contin | ued. | | | | |-------------------------------|----------|----------------------------------------------------------------------------|-------------------|------------------------------|------------|-------------|-------| | Test | Symbol | Conditions<br>$V_{SS} = 0 \text{ V}, V_{DD} = 5.5 \text{ V}$ | Group A subgroups | Device<br>Type | Lin<br>Min | nits<br>Max | Units | | | | $-55^{\circ}C \le T_C \le +125^{\circ}C $ 1/<br>unless otherwise specified | | 7,1 | | | | | Address hold time | telax | $V_{DD} = 4.5 \text{ V and } 5.5 \text{ V } \frac{7}{8}$ | 9, 10, 11 | 01, 02 | 40 | | ns | | | | | | 03, 04<br>05, 06 | 50 | | | | | | | | 09 | 15 | | | | Address hold time | tehax | | 9, 10, 11 | 08 | 15 | | | | Write enable pulse width | twLWH | | 9, 10, 11 | 01 | 20 | | ns | | | | | | 02 | 120 | | | | | | | | 03 | 60 | | | | | | | | 04 | 200 | | | | | | | | 05 | 80 | | | | | | | | 06 | 300 | | | | | | | | 07 | 25 | | | | | | | | 08, 09 | 70 | | | | Write enable pulse setup time | twleh | | 9, 10, 11 | 01 | 70 | | ns | | | | | | 02 | 120 | | | | | | | | 03 | 150 | | | | | | | | 04, 05 | 200 | | | | | | | | 06 | 300 | | | | | | | | 08, 09 | 70 | | | | Early write pulse setup time | twlel | | 9, 10, 11 | 01, 02,<br>03, 04,<br>05, 06 | 0 | | ns | | Write enable pulse hold time | telwh | | 9, 10, 11 | 01 | 40 | | ns | | | | | | 02 | 120 | | | | | | | | 03 | 60 | | | | | | | | 04 | 200 | | | | | | | | 05 | 80 | | | | | | | | 06 | 300 | | | | | | | | 07 | 45 | | | | | | | | 08, 09 | 70 | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|---------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 7 | | Test | Symbol | Conditions | Group A | Device | Lin | nits | Units | |------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------|-----|------|-------| | | , | $\begin{array}{c} \text{Vss} = 0 \text{ V, V}_{\text{DD}} = 5.5 \text{ V} \\ \text{-55°C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C} \underline{1}/\\ \text{unless otherwise specified} \end{array}$ | subgroups | Type | Min | Max | | | Read or write cycle time | telel <u>9</u> / | $V_{DD} = 4.5 \text{ V and } 5.5 \text{ V } \frac{7}{8}$ | 9, 10, 11 | 01, 02 | 170 | | ns | | | | | | 03, 04 29 | 290 | | | | | | | | 05, 06 | 420 | | | | | | | | 08, 09 | 135 | | | | Data setup time | t <sub>DVWL</sub> | | 9, 10, 11 | 01, 03,<br>05 | 0 | | ns | | | tovwh | | | 02 | 50 | | | | | | | | 04 | 120 | | | | | | | | 06 | 200 | | | | | | | | 08, 09 | 60 | | | | Data hold time | twldx | | 9, 10, 11 | 01 | 25 | | ns | | | | | | 03 | 60 | | | | | | | | 05 | 80 | | | | | twhox | | | 07 | 10 | | | | | | | | 02, 04,<br>06 | 0 | | | | | | | | 08, 09 | 15 | | | | Early write data setup time | tovel | | 9, 10, 11 | 01, 03,<br>05 | 0 | | ns | | | teldx | | 9, 10, 11 | 01 | 25 | | ns | | Early write data hold time | | | | 03 | 60 | | _ | | | | | | 05 | 80 | | | | Write data delay | twldv | | 9, 10, 11 | 02 | 70 | | ns | | | | | | 04 | 80 | | | | | | | | 06 | 100 | | | | Late output disable time | tенwн | | 9, 10, 11 | 02, 04,<br>06 | 0 | | ns | | Read cycle time 9/10/11/ | t <sub>AVAV</sub> | | 9, 10, 11 | 07 | 55 | | ns | | Data hold from address time 10/11/ | t <sub>AVQX</sub> | | 9, 10, 11 | 07 | 5 | | ns | | CE low to low Z 10/11/ | telQX | | 9, 10, 11 | All | 5 | | ns | | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|---------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 8 | TABLE I. Electrical performance characteristics - continued. | Test | Symbol | Conditions | Group A | Device | Lin | nits | Units | |----------------------------------------|---------------------------------------|-------------------------------------------------------------|-----------|---------------|-----|------|-------| | | | $V_{SS} = 0 \text{ V}, V_{DD} = 5.5 \text{ V}$ | subgroups | Туре | Min | Max | | | | | $-55^{\circ}C \le T_{C} \le +125^{\circ}C \ \underline{1}/$ | | | | | | | | | unless otherwise specified | | | | | | | CE high to high Z 12/ | teHQZ | | 9, 10, 11 | 01, 02 | 70 | | ns | | | | | | 03, 04 | 80 | | | | | | | | 05, 06 | 100 | | - | | | | | | 07, 08,<br>09 | 30 | | | | CE low to power-up 10/11/ | t <sub>PU</sub> | | 9, 10, 11 | 07 | 0 | | ns | | CE high to power down 10/ | t <sub>PD</sub> | | 9, 10, 11 | 07 | | 20 | ns | | Address setup to write end 10/11/ | t <sub>AZEL</sub> + t <sub>AZEL</sub> | | 9, 10, 11 | 07 | 45 | | ns | | Address hold from write end 10/11/ | twhax | | 9, 10, 11 | 07 | 10 | | ns | | Data setup to write end 10/11/ | t <sub>DVWH</sub> | | 9, 10, 11 | 07 | 25 | | ns | | WE high to low <u>10</u> / <u>11</u> / | twhqx | | 9, 10, 11 | 07 | 0 | | ns | | WE low to high Z 12/ | twLQZ | | 9, 10, 11 | 07 | 0 | 25 | ns | - 1/ All voltages referenced to GND. - 2/ Operating supply current is proportional to operating frequency. - 3/ Duration of short circuit not to exceed 30 seconds. - 4/ A pull-up resistor to V<sub>DD</sub> on the $\overline{\text{CE}}$ input is required to keep the device deselected during V<sub>DD</sub> power-up, otherwise I<sub>SB</sub> will exceed values given. - <u>5</u>/ Performed during ac switching testing. - $\underline{6}/$ Tested as follows: f = 3 MHz, $V_{IH}$ = 2.4 V, $V_{IL}$ = 0.4 V, $I_{OH}$ = -4.0 mA, $I_{OL}$ = 4.0 mA $V_{OH}$ $\geq$ 1.5 V, and $V_{OL}$ $\leq$ 1.5 V. - 7/ See figure 4 for ac waveforms. - $\underline{8}'$ $t_{TLH} = t_{THL} \le 5$ ns; output load: $C_L = 50$ to 300 pF; for $C_L > 50$ pF, access times are derated .15 ns/pF; $V_{IH} = V_{DD}$ -2.0 V; and $V_{IL} = 0.8$ V. - 9/ The internal write time of the memory is defined by the overlap of CE low and WE low. Both signals must be low to initiate a write and either signal can terminate a write by going high. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write. - Test conditions assume signal transistion times of 5 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V and output loading of the specified loL/loH. See figure 4 for ac switching test circuits and waveforms. C<sub>L</sub> = 30 pF unless otherwise specified. - $\underline{11}$ / Tests may be performed at V<sub>DD</sub> = 4.5 V, provided the manufacturer guarantees that the devices meet limits specified when tested at V<sub>DD</sub> = 4.5 V to 5.5 V. - 12/ $t_{EHQZ}$ and $t_{WLQZ}$ are tested with $C_L = 5$ pF. Transistion is measured ±500 mA from steady-state voltage. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|---------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 9 | Inches mm .001 0.03 .002 0.05 .005 0.13 .007 0.18 .015 0.38 .017 0.43 .020 0.51 .033 0.84 .050 1.27 .100 2.54 .285 7.24 .310 7.87 .437 11.10 NOTE: Terminal one shall be identified by a mechanical index on the lead or body, or a mark on the top surface within the regional shown. FIGURE 1. Case outline Y flat package. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------|------------------|----------------|-------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | H | 10 | CASE V Device types 02, 04, and 06 CASE V Device types 01, 03, 05 and 07 CASE X Device types 02, 04, and 06 CASE X FIGURE 2. Terminal connections. # **STANDARD MICROCIRCUIT DRAWING** | DLA LAND AND MARITIME | |---------------------------| | COLUMBUS, OHIO 43218-3990 | | SIZE<br><b>A</b> | | 81024 | |------------------|---------------------|----------| | | REVISION LEVEL<br>H | SHEET 11 | ## Device types 01, 03, 05, 07, 08, and 09 FIGURE 3. Logic diagrams. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|----------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 12 | FIGURE 3. Logic diagrams - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|----------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 13 | Truth table | Time | Inputs | | | Output | : | |----------------------------------|------------------------------------------------------------------------|----------------------------|----------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | reference | CE | WE | Α | Q | Function | | -1<br>0<br>1<br>2<br>3<br>4<br>5 | $ ext{H} ightarrow ext{L} arphi ightharpoons ext{H} ightharpoons$ | X<br>H<br>H<br>H<br>X<br>H | X<br>V<br>X<br>X<br>X<br>V | Z<br>Z<br>X<br>V<br>V<br>Z<br>Z | Memory disable Cycle begins, addresses are latched Output enable Output valid Read accomplished Prepare for next cycle (same as -1) Cycle ends, next cycle begins (same as 0) | The address information is latched in the on chip registers on the falling edge of $\overline{CE}$ (T = 0). Minimum address set up and hold time requirements must be met. After the required hold time, the addresses may change state without affecting device operation. During time (T = 1) the output becomes enabled but data is not valid until during time (T = 2). $\overline{WE}$ must remain high until after time (T = 2). After the output data has been read, $\overline{CE}$ may return high (T = 3). This will disable the output buffer and ready the RAM for the next memory cycle (T = 4). FIGURE 4. Read cycle, write cycle, read/modify/write cycle waveforms and truth tables. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|-----------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET <b>14</b> | Truth table | Time | - | | Inputs | | | | |-----------------------------|----------------------------|-----------------------|-----------------------|---------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | reference | CE | WE | Α | D | Q | Function | | -1<br>0<br>1<br>2<br>3<br>4 | $H \to L \leftarrow H \to$ | X<br>L<br>X<br>X<br>L | X<br>V<br>X<br>X<br>V | X X X X | Z<br>Z<br>Z<br>Z<br>Z<br>Z | Memory disable Cycle begins, addresses are latched Write in progress internally Write completed Prepare for next cycle (same as -1) Cycle ends, next cycle begins (same as 0) | The early write cycle is the only cycle where the output is guaranteed not to become active. On the falling edge of $\overline{CE}$ (T = 0), the addresses, the write signal, and the data input are latched in on chip registers. The logic value of $\overline{WE}$ at the time $\overline{CE}$ falls determines the state of the output buffer for that cycle. Since $\overline{WE}$ is low in the early write cycle the output buffer is latched into the high impedance state and will remain in the state until $\overline{CE}$ returns high (T = 2). For this cycle, the data input is latched by $\overline{CE}$ going low; therefore data set up and hold times should be referenced to $\overline{CE}$ . When $\overline{CE}$ (T = 2) returns to the high state the output buffer disables and signals are unlatched. The device is now ready for the next cycle. FIGURE 4. Read cycle, write cycle, read/modify/write cycle waveforms and truth tables - continued. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |-------------------------------|------------------|----------------|-------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | H | 15 | | Time | | Inputs | 3 | | Output | Function | | |--------------------------------------------|-------------------------------------------|---------------------------------|--------------------------------------|---------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | reference | CE | WE | Α | D | Q | Function | | | -1<br>0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | $H \to L \; L \; L \; L \; L \; H \; \to$ | X<br>H<br>H<br>↓<br>X<br>X<br>H | X<br>V<br>X<br>X<br>X<br>X<br>X<br>Y | X<br>X<br>X<br>V<br>X<br>X<br>X | Z<br>Z<br>X<br>V<br>V<br>V<br>Z<br>Z | Memory disable Cycle begins, addresses are latched Output disabled Output valid, read and modify time Write begins, data is latched Write in progress internally Write completed Prepare for next cycle (same as -1) Cycle ends, next cycle begins (same as 0) | | The ready modify write cycle begins at all other cycles on the falling edge of $\overline{CE}$ (T = 0). The $\overline{WE}$ line should be high at (T = 0) in order to latch the output buffers in the active state. During (T = 1) the output will be active but not valid until (T = 2). On the falling edge of the $\overline{WE}$ (T = 3) the data present at the output and input are latched. The $\overline{WE}$ signal also latches itself on its low going edge. All input signals excluding $\overline{CE}$ have been latched and have no further effect on the RAM. The rising edge of $\overline{CE}$ (T = 5) completes the write portion of the cycle and unlatches all inputs and the output. The output goes to a high impedance and the RAM is ready for the next cycle. FIGURE 4. Read cycle, write cycle, read/modify/write cycle waveforms and truth tables - continued. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |-------------------------------|------------------|----------------|-------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | H | 16 | Truth table | Time | | Inputs | | Output | Formation | | |----------------------------------|--------------------------------------|-----------------------|----------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | reference | CE | WE | А | Q | Function | | | -1<br>0<br>1<br>2<br>3<br>4<br>5 | $H \to L \; L \! \uparrow \; H \; J$ | X<br>H<br>H<br>H<br>X | X<br>V<br>X<br>X<br>X<br>V | Z<br>Z<br>X<br>V<br>V<br>Z<br>Z | Memory disable Cycle begins, addresses are latched Output enable Output valid Read accomplished Prepare for next cycle (same as -1) Cycle ends, next cycle begins (same as 0) | | The address information is latched in the on chip registers on the falling edge of $\overline{CE}$ (T = 0). Minimum address set up and hold time requirements must be met. After the required hold time, the addresses may change state without affecting device operation. During time (T = 1) the output becomes enabled but data is not valid until time (T = 2). $\overline{WE}$ must remain high throughout the read cycle. After the data has been read, $\overline{CE}$ may return high (T = 3). This will force the output buffers into a high impedance mode at times (T = 4). The memory is now ready for the next cycle. FIGURE 4. Read cycle, write cycle, read/modify/write cycle waveforms and truth tables - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|-----------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET <b>17</b> | Truth table I | Time | | li | nputs | | | |----------------------------------|-------------------------------------|----------------------------|----------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | reference | CE | WE | Α | D/Q | Function | | -1<br>0<br>1<br>2<br>3<br>4<br>5 | $H \to L \; L \! \uparrow \; H \to$ | X<br>H<br>L<br>↑<br>H<br>X | X<br>V<br>X<br>X<br>X<br>X | Z<br>Z<br>Z<br>V<br>Z<br>Z | Memory disable Cycle begins, addresses are latched Write period begins Data in is written Write completed Prepare for next cycle (same as -1) Cycle ends, next cycle begins (same as 0) | The write cycle is initiated on the falling edge of $\overline{\text{CE}}$ (T = 0), which latches the address information in on chip registers. If a dedicated write cycle is to be performed and the outputs are not to become active $t_{\text{WLEL}}$ and $t_{\text{EHWH}}$ must be met. Under these conditions $t_{\text{WLDV}}$ is unnecessary and input data may be applied at any convenient time as long as $t_{\text{DVWH}}$ is still met. If $t_{\text{WLEL}}$ is not met then the outputs may become enabled momentarily near the beginning of the cycle and a disable time ( $t_{\text{ELQZ}}$ ) must be met before the input data is applied ( $t_{\text{WLQZ}} = t_{\text{WLDV}}$ ). Similiarly, if $t_{\text{EHWH}}$ is not met the outputs may enable briefly near the end of the cycle. The write operation is terminated by the first rising edge of $\overline{WE}$ (T = 2) or $\overline{CE}$ (T = 3). After the minimum required $\overline{CE}$ high time (t<sub>EHEL</sub>) the next cycle may begin. If a series of consecutive write cycles are to be performed, the $\overline{WE}$ line may be held low until all desired locations have been written. In this case, data setup and hold times must be referenced to the rising edge of $\overline{CE}$ . FIGURE 4. Read cycle, write cycle, read/modify/write cycle waveforms and truth tables - continued. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|----------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 18 | Truth table | Time | Inputs | | | Data I/O | | |--------------------------------------------|--------------------------------------------------|---------------------------------|--------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | reference | | | D/Q | Function | | | -1<br>0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | $H \to L \; L \; L \; L \; L \uparrow \; H \; J$ | X<br>H<br>H<br>L<br>↑<br>H<br>X | X<br>V<br>X<br>X<br>X<br>X<br>X<br>V | Z<br>Z<br>X<br>V<br>Z<br>V<br>V<br>Z<br>Z | Memory disable Cycle begins, addresses are latched Read mode, output enabled Read mode, output valid Write mode, output high Z Write mode, data is written Write completed Prepare for next cycle (same as -1) Cycle ends, next cycle begins (same as 0) | If the pulse width of $\overline{WE}$ is relatively short in relation to that of $\overline{CE}$ as combination read-write cycle may be performed. If $\overline{WE}$ remains high for the first part of the cycle, the outputs will become active during time (T = 1). Data out will be valid during time (T = 2). After the data is read, $\overline{WE}$ can go low. After minimum tw\_WH, $\overline{WE}$ may return high. The information just written may not be read or $\overline{CE}$ may return high, disabling the output buffers and preparing the device for the next cycle. Any number of sequence of read-write operations may be performed while $\overline{CE}$ is low providing all timing requirements are met. FIGURE 4. Read cycle, write cycle, read/modify/write cycle waveforms and truth tables - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------|------------------|----------------|-------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | H | 19 | ## Device type 07 WE is high for read cycle. Device is continuously selected, $\overline{CE} = V_{IL}$ . | CE | WE | Mode | Output | Power | |----|----|--------------|--------|---------| | Н | Х | Not selected | High Z | Standby | | L | L | Write | High Z | Active | | L | Н | Read | DO | Active | FIGURE 4. Read cycle, waveform - continued. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|----------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 20 | ## Device type 07 WE is high for read cycle. Address valid prior to or coincident with $\overline{\text{CE}}$ transition low. | CE | WE | Mode | Output | Power | |----|----|--------------|--------|---------| | Н | Х | Not selected | High Z | Standby | | L | L | Write | High Z | Active | | L | Н | Read | DO | Active | FIGURE 4. Read cycle, waveform - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|-----------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET <b>21</b> | | CE | WE | Mode | Output | Power | |----|----|--------------|--------|---------| | Н | Х | Not selected | High Z | Standby | | L | L | Write | High Z | Active | | L | Н | Read | DO | Active | FIGURE 4. Write cycle, waveform - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|-----------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET <b>22</b> | ## Device type 07 # CE (controlled) If $\overline{\sf CE}$ goes HIGH simultaneously with $\overline{\sf WE}$ HIGH, the output remains in a high impedance state. | CE | WE | Mode | Output | Power | |----|----|--------------|--------|---------| | Н | Х | Not selected | High Z | Standby | | L | L | Write | High Z | Active | | L | Н | Read | DO | Active | FIGURE 4. Write cycle, waveform - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|-----------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET <b>23</b> | # Device types 08 and 09 $\overline{\text{WE}}\;$ is high for read cycle | CE | WE | Mode | Output | Power | |----|----|--------------|--------|---------| | Н | Х | Not selected | High Z | Standby | | L | L | Write | High Z | Active | | L | Н | Read | DO | Active | FIGURE 4. Read cycle, waveform - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|-----------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET <b>24</b> | FIGURE 4. Write cycle, waveform - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 81024 | |----------------------------------------------------|------------------|---------------------|----------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>H | SHEET 25 | TABLE II. Electrical test requirements. 1/2/3/ | MIL-STD-883 test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005,<br>table I) | |--------------------------------------------------------------------|---------------------------------------------------------------------------| | Interim electrical parameters (method 5004) | 1, 7 | | Final electrical test parameters (method 5004) | 1 <u>4</u> /, 2, 3, 7, 8, 9, 10, 11 | | Group A test requirements (method 5005) | 1, 2, 3, 7, 8, 9, 10, 11 | | Groups C and D end-point<br>electrical parameters<br>(method 5005) | 1, 2, 3, or 1, 7, 9 | - 1/ telox, tehoz, twhox, and twloz, if not tested, shall be guaranteed to meet or exceed the conditions and limits specified in table I herein. - 2/ Subgroups 10 and 11, if not tested, shall be guaranteed to meet or exceed the conditions and limits specified in table I herein. - 3/ Individual test, conditions, and limits required in each group A subgroups shall be as shown in table I of this drawing. - 4/ PDA applies to subgroup 1. #### 4.3.2 Groups C and D inspections. - a. End-point electrical parameters shall be as specified in table II herein. - b. Steady-state life test conditions, method 1005 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. ## 5. PACKAGING - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. | STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 81024 | |-------------------------------------------------------------------------------|------------------|---------------------|-----------------| | | | REVISION LEVEL<br>H | SHEET <b>26</b> | 6.3 Configuration control of SMD's. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. 6.4 Record of users. Military and industrial users shall inform DLA Land and Maritime when a system application requires configuration control and the applicable SMD. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108. 6.5 Comments. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540. 6.6 Approved sources of supply. Approved sources of supply are listed in MIL-HDBK-103 and QML-38535. The vendors listed in MIL-HDBK-103 and QML-38535 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime-VA. SIZE **STANDARD** 81024 Α MICROCIRCUIT DRAWING DLA LAND AND MARITIME **REVISION LEVEL** SHEET Н 27 COLUMBUS, OHIO 43218-3990 ## STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 18-01-22 Approved sources of supply for SMD 81024 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mil/programs/smcr/">https://landandmaritimeapps.dla.mil/programs/smcr/</a>. | Standard<br>microcircuit drawing<br>PIN 1/ | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | Reference military specification part number | |--------------------------------------------|--------------------------|-------------------------------------|----------------------------------------------| | 8102401VA <u>3</u> / | <u>4</u> / | HM1-6504S-8 | M38510/24501BVA | | 8102401XA | <u>4</u> / | HM4-6504S-8 | M38510/24501BXA | | 8102402VA <u>3</u> / | <u>4</u> / | HM1-6514S-8 | M38510/24502BVA | | 8102402XA | <u>4</u> / | HM4-6514S-8 | M38510/24502BXA | | 8102403VA | <u>4</u> /<br><u>4</u> / | HM1-6504B-8<br>HM-6504B | | | 8102403XA | <u>4</u> / | HM4-6504B-8 | | | 8102404VA | <u>4</u> / | HM1-6514B-8 | | | 8102404XA | <u>4</u> / | HM4-6514B-8 | | | 8102405VA | <u>4</u> / | HM1-6504S-8 | | | 8102405XA | <u>4</u> / | HM4-6504S-8 | | | 8102406VA | <u>4</u> / | HM1-6514S-8 | | | 8102406XA | <u>4</u> / | HM4-6514S-8 | | | 8102407YA | <u>4</u> / | 5403004 | | | 8102408VA | <u>4</u> / | 3611143-1002 | | | 8102409VA | <u>4</u> / | 3611150-1002 | | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability. - 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - 3/ Inactive for new design for the V case outline only. Use applicable QML M38510 device. - 4/ Not available from an approved source of supply. The last known supplier is listed below. Vendor CAGEVendor namenumberand address Intersil Corporation 34371 1650 Robert J. Conlan Blvd. NE Palm Bay, FL 32905-3406 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.