**DATA SHEET** 

## **General Description**

The 844244I-04 is a Serial ATA (SATA)/Serial Attached SCSI (SAS) Clock Generator. For SATA/SAS applications, a 25MHz crystal is used to produce 150MHz. The 844244I-04 has excellent <1ps phase jitter performance, over the 12kHz - 20MHz integration range. The 844244I-04-04 is packaged in a small 16-pin TSSOP, making it ideal for use in systems with limited board space.

#### **Features**

- Four differential LVDS output pairs
- Crystal oscillator interface, 18pF parallel resonant crystal (20.833MHz – 28.3MHz)
- Output frequency range: 125MHz 170MHz
- VCO range: 500MHz 680MHz
- RMS phase jitter at 150MHz, using a 25MHz crystal (12kHz – 20MHz): 0.9ps (typical) @ 3.3V
- Full 3.3V or 2.5V output supply modes
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package

# **Block Diagram**



# **Pin Assignment**



844244I-04 16 Lead TSSOP 4.4mm x 5.0mm package body



## **Table 1. Pin Descriptions**

| Number   | Name              | Туре   | Description                                                                 |
|----------|-------------------|--------|-----------------------------------------------------------------------------|
| 1, 2     | Q2, nQ2           | Output | Differential clock output pair. LVDS interface levels.                      |
| 3, 8, 14 | $V_{DD}$          | Power  | Core supply pins.                                                           |
| 4, 5     | Q3, nQ3           | Output | Differential clock output pair. LVDS interface levels.                      |
| 6, 11    | GND               | Power  | Power supply ground.                                                        |
| 7        | $V_{DDA}$         | Power  | Analog supply pin.                                                          |
| 9, 10    | XTAL_OUT, XTAL_IN | Input  | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. |
| 12, 13   | nQ1, Q1           | Output | Differential clock output pair. LVDS interface levels.                      |
| 15, 16   | nQ0, Q0           | Output | Differential clock output pair. LVDS interface levels.                      |

## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                     | Rating                                                   |
|----------------------------------------------------------|----------------------------------------------------------|
| Supply Voltage, V <sub>DD</sub>                          | 4.6V                                                     |
| Inputs, V <sub>I</sub> XTAL_IN Other Inputs              | 0V to V <sub>DD</sub><br>-0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, I <sub>O</sub> Continuous Current Surge Current | 10mA<br>15mA                                             |
| Package Thermal Impedance, $\theta_{JA}$                 | 92.4°C/W (0 mps)                                         |
| Storage Temperature, T <sub>STG</sub>                    | -65°C to 150°C                                           |

## **DC Electrical Characteristics**

Table 2A. Power Supply DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| $V_{DD}$         | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465           | V     |
| $V_{DDA}$        | Analog Supply Voltage |                 | V <sub>DD</sub> – 0.10 | 3.3     | V <sub>DD</sub> | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                        |         | 121             | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        |         | 10              | mA    |



## Table 2B. Power Supply DC Characteristics, $V_{DD}$ = 2.5V ± 5%, $T_A$ = -40°C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| $V_{DD}$         | Core Supply Voltage   |                 | 2.375                  | 2.5     | 2.625           | V     |
| $V_{DDA}$        | Analog Supply Voltage |                 | V <sub>DD</sub> – 0.10 | 2.5     | V <sub>DD</sub> | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                        |         | 115             | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        |         | 10              | mA    |

## Table 2C. LVCMOS/LVTTL DC Characteristics, $V_{DD}$ = $3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $T_A$ = -40°C to $85^{\circ}C$

| Symbol          | Parameter          | Test Conditions         | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|-------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage | $V_{DD} = 3.3V \pm 5\%$ | 2       |         | V <sub>DD</sub> + 0.3 | V     |
|                 |                    | $V_{DD} = 2.5V \pm 5\%$ | 1.7     |         | V <sub>DD</sub> + 0.3 | ٧     |
| V <sub>IL</sub> | Input Low Voltage  | $V_{DD} = 3.3V \pm 5\%$ | -0.3    |         | 0.8                   | V     |
|                 |                    | $V_{DD} = 2.5V \pm 5\%$ | -0.3    |         | 0.7                   | V     |

## Table 2D. LVDS DC Characteristics, $V_{DD}$ = 3.3V $\pm$ $5\%,\,T_{A}$ = $-40^{\circ}C$ to $85^{\circ}C$

| Symbol           | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub>  | Differential Output Voltage      |                 | 240     |         | 460     | mV    |
| $\Delta V_{OD}$  | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub>  | Offset Voltage                   |                 | 1.17    |         | 1.52    | V     |
| ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

## Table 2E. LVDS DC Characteristics, $V_{DD}$ = 2.5V $\pm$ 5%, $T_A$ = -40°C to 85°C

| Symbol           | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub>  | Differential Output Voltage      |                 | 240     |         | 460     | mV    |
| $\Delta V_{OD}$  | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub>  | Offset Voltage                   |                 | 1.10    |         | 1.40    | V     |
| ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

### **Table 3. Crystal Characteristics**

| Parameter                          | Test Conditions | Minimum | Typical    | Maximum | Units |
|------------------------------------|-----------------|---------|------------|---------|-------|
| Mode of Oscillation                |                 |         | Fundamenta | I       |       |
| Frequency                          |                 | 20.833  | 25         | 28.3    | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |            | 50      | Ω     |
| Shunt Capacitance                  |                 |         |            | 7       | pF    |



### **AC Electrical Characteristics**

Table 4A. AC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}$ 

| Symbol                          | Parameter                           | Test Conditions                             | Minimum | Typical | Maximum | Units |
|---------------------------------|-------------------------------------|---------------------------------------------|---------|---------|---------|-------|
| f <sub>OUT</sub>                | Output Frequency                    |                                             | 125     | 150     | 170     | MHz   |
| fjit(Ø)                         | RMS Phase Jitter,<br>Random; NOTE 1 | 150MHz,<br>Integration Range: 12kHz – 20MHz |         | 0.9     |         | ps    |
| tsk(o)                          | Output Skew; NOTE 2, 3              |                                             |         |         | 65      | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time               | 20% to 80%                                  | 250     |         | 650     | ps    |
| odc                             | Output Duty Cycle                   |                                             | 48      |         | 52      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized using a 25MHz crystal,  $f_{OUT}$  @ 150MHz.

NOTE 1: Refer to Phase Noise Plots.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points.

Table 4B. AC Characteristics,  $V_{DD} = 2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}$ 

| Symbol           | Parameter                           | Test Conditions                             | Minimum | Typical | Maximum | Units |
|------------------|-------------------------------------|---------------------------------------------|---------|---------|---------|-------|
| f <sub>OUT</sub> | Output Frequency                    |                                             | 125     | 150     | 170     | MHz   |
| tjit(Ø)          | RMS Phase Jitter,<br>Random; NOTE 1 | 150MHz,<br>Integration Range: 12kHz – 20MHz |         | 1.1     |         | ps    |
| tsk(o)           | Output Skew; NOTE 2, 3              |                                             |         |         | 65      | ps    |
| $t_R / t_F$      | Output Rise/Fall Time               | 20% to 80%                                  | 200     |         | 650     | ps    |
| odc              | Output Duty Cycle                   |                                             | 48      |         | 52      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized using a 25MHz crystal,  $f_{OUT}$  @ 150MHz.

NOTE 1: Refer to Phase Noise Plots.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points.



# Typical Phase Noise at 150MHz (3.3V)





# Typical Phase Noise at 150MHz (2.5V)





### **Parameter Measurement Information**



 $Z = 50\Omega$   $Z = 50\Omega$ 

#### 3.3V LVDS Output Load AC Test Circuit

2.5V LVDS Output Load AC Test Circuit



#### **Output Skew**



**Output Rise/Fall Time** 



Output Duty Cycle/Pulse Width/Period

**RMS Phase Jitter** 



# **Parameter Measurement Information, continued**





**Offset Voltage Setup** 

**Differential Output Voltage Setup** 



# **Application Information**

## **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 844244l-04 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$  and  $V_{DDA}$  should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic  $V_{DD}$  pin and also shows that  $V_{DDA}$  requires that an additional  $10\Omega$  resistor along with a  $10\mu\text{F}$  bypass capacitor be connected to the  $V_{DDA}$  pin.



Figure 1. Power Supply Filtering

## **Crystal Input Interface**

The 84424I-04 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts.



Figure 2. Crystal Input Interface



## Overdriving the XTAL Interface

The XTAL\_IN input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_OUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/ns. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. *Figure 3A* shows an example of the interface diagram for a high speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This

can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and changing R2 to  $50\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver. Figure 3B shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and quaranteed by using a quartz crystal as the input.



Figure 3A. General Diagram for LVCMOS Driver to XTAL Input Interface



Figure 3B. General Diagram for LVPECL Driver to XTAL Input Interface



### **Recommendations for Unused Output Pins**

#### **Outputs:**

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with 100 $\Omega$  across. If they are left floating, we recommend that there is no trace attached.

#### **LVDS Driver Termination**

For a general LVDS interface, the recommended value for the termination impedance  $(Z_T)$  is between  $90\Omega$  and  $132\Omega$ . The actual value should be selected to match the differential impedance  $(Z_0)$  of your transmission line. A typical point-to-point LVDS design uses a  $100\Omega$  parallel resistor at the receiver and a  $100\Omega$  differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as shown in Figure 4A can be used

with either type of output structure. Figure 4B, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output.



Figure 4A. Standard LVDS Termination



Figure 4B. Optional LVDS Termination



## **Application Schematic Example**

Figure 5 shows an example of 844244I-04 application schematic. In this example, the device is operated at  $V_{DD} = 3.3V$ . The decoupling capacitor should be located as close as possible to the power pin. The 18pF parallel resonant 25MHz crystal is used. The C1 = 27pF

and C2 = 27pF are recommended for frequency accuracy. For different board layouts, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy. For the LVDS output drivers, place a  $100\Omega$  resistor as close to the receiver as possible.



Figure 5. 844244I-04 Application Schematic



#### **Power Considerations**

This section provides information on power dissipation and junction temperature for the 844244I-04. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 844244I-04 is the sum of the core power plus the analog power plus the power dissipation in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipation in the load.

• Power (core)<sub>MAX</sub> =  $V_{DD\ MAX}$  \* ( $I_{DD\ MAX}$  +  $I_{DDA\ MAX}$ ) = 3.465V \* (121mA + 10mA) = **453.9mW** 

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 88°C/W per Table 5 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.4539\text{W} * 88^{\circ}\text{C/W} = 124.9^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 5. Thermal Resistance  $\theta_{JA}$  for 16 Lead TSSOP, Forced Convection

| θ <sub>JA</sub> by Velocity                 |          |          |          |  |  |  |
|---------------------------------------------|----------|----------|----------|--|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 92.4°C/W | 88.0°C/W | 85.9°C/W |  |  |  |



# **Reliability Information**

Table 6.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 16 Lead TSSOP

| $\theta_{JA}$ vs. Air Flow                  |          |          |          |  |  |  |
|---------------------------------------------|----------|----------|----------|--|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 92.4°C/W | 88.0°C/W | 85.9°C/W |  |  |  |

#### **Transistor Count**

The transistor count for 844244I-04 is: 1990

# **Package Outline and Package Dimensions**

Package Outline - G Suffix for 8 Lead TSSOP



**Table 7. Package Dimensions** 

| All Dimensions in Millimeters |                 |      |  |  |  |
|-------------------------------|-----------------|------|--|--|--|
| Symbol                        | Minimum Maximum |      |  |  |  |
| N                             | 16              |      |  |  |  |
| Α                             |                 | 1.20 |  |  |  |
| <b>A</b> 1                    | 0.05            | 0.15 |  |  |  |
| A2                            | 0.80            | 1.05 |  |  |  |
| b                             | 0.19            | 0.30 |  |  |  |
| С                             | 0.09            | 0.20 |  |  |  |
| D                             | 4.90            | 5.10 |  |  |  |
| Е                             | 6.40 Basic      |      |  |  |  |
| E1                            | 4.30            | 4.50 |  |  |  |
| е                             | 0.65 Basic      |      |  |  |  |
| L                             | 0.45            | 0.75 |  |  |  |
| α                             | 0°              | 8°   |  |  |  |
| aaa                           |                 | 0.10 |  |  |  |

Reference Document: JEDEC Publication 95, MO-153



# **Ordering Information**

## **Table 8. Ordering Information**

| Part/Order Number | Marking  | Package                   | Shipping Packaging | Temperature   |
|-------------------|----------|---------------------------|--------------------|---------------|
| 844244AGI-04LF    | 244AI04L | "Lead-Free" 16 Lead TSSOP | Tube               | -40°C to 85°C |
| 844244AGI-04LFT   | 244AI04L | "Lead-Free" 16 Lead TSSOP | Tape & Reel        | -40°C to 85°C |



# **Revision History Sheet**

| Rev | Table | Page | Description of Change                                             | Date     |
|-----|-------|------|-------------------------------------------------------------------|----------|
|     |       |      | Updated header/footer through the datasheet.                      |          |
|     |       |      | Deleted IDT prefix from part number.                              |          |
| -   |       | 1    | Features Section - deleted leaded information in the last bullet. | 40/45/45 |
| В   |       | 10   | Updated Overdriving the XTAL Interface application note.          | 10/15/15 |
|     |       | 11   | Updated LVDS Driver Termination application note.                 |          |
|     | T8    | 15   | Ordering Information table - deleted leaded parts rows.           |          |



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/