# Rochester Electronics Manufactured Components Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM. Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceed the OCM data sheet. #### **Quality Overview** - ISO-9001 - AS9120 certification - Qualified Manufacturers List (QML) MIL-PRF-35835 - Class Q Military - Class V Space Level - Qualified Suppliers List of Distributors (QSLD) - Rochester is a critical supplier to DLA and meets all industry and DLA standards. Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers. The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. # 54LS375/DM74LS375 4-Bit Latch #### **General Description** The 'LS375 is a 4-bit D-type latch for use as temporary storage for binary information between processing units and input/output or indicator units. When its Enable (E) input is HIGH, a latch is transparent, i.e., the Q output will follow the D input each time it changes. When E is LOW a latch stores the last valid data present on the D input preceding the HIGH-to-LOW transition of E. The 'LS375 is functionally identical to the 'LS75 except for the corner power pins. #### **Connection Diagram** ## **Logic Symbol** TL/F/9830-1 Order Number 54LS375DMQB, 54LS375FMQB, DM74LS375M or DM74LS375N See NS Package Number J16A, M16A, N16E or W16A | Pin Name | Description | |----------|-----------------------------| | D1-D4 | Data Inputs | | E1, 2 | Latches 1, 2 Enable Inputs | | E3, 4 | Latches 3, 4 Enable Inputs | | Q1-Q4 | Latch Outputs | | Q1−Q4 | Complementary Latch Outputs | #### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 10V Operating Free Air Temperature Range Note: The "Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. #### **Recommended Operating Conditions** | Symbol | Parameter | 54LS375 | | | DM74LS375 | | | Units | |------------------------------------------|------------------------------------------------------------|---------|-----|------|-----------|-----|------|---------| | Oyinbo. | r at attictor | Min | Nom | Max | Min | Nom | Max | - Cinto | | V <sub>CC</sub> | Supply Voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | VIH | High Level Input Voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low Level Input Voltage | | | 0.7 | | | 0.8 | ٧ | | loн | High Level Output Current | | | -0.4 | | | -0.4 | mA | | loL | Low Level Output Current | | | 4 | | | 8 | mA | | TA | Free Air Operating Temperature | -55 | | 125 | 0 | | 70 | °C | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup Time HIGH or LOW<br>D <sub>n</sub> to E <sub>n</sub> | 20 | | | 20 | | | ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold Time HIGH or LOW D <sub>n</sub> to E <sub>n</sub> | 0 | | | 0 | | | ns | | t <sub>w</sub> (H) | En Pulse Width HIGH | 20 | | | 15 | | | ns | #### **Electrical Characteristics** Over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | | Min | Typ<br>(Note 1) | Max | Unit | |-----------------------------------|-----------------------------------------------------------------------|-----------------------------------------------|--------------|------|-----------------|------|------| | $V_{l}$ | Input Clamp Voltage | $V_{CC} = Min, I_1 = -18 \text{ mA}$ | | | | -1.5 | ٧ | | V <sub>OH</sub> High Level Output | $V_{OH}$ High Level Output $V_{CC} = Min, I_{OH} = Max, V_{IL} = Max$ | 54LS | 2.5 | | | l v | | | | | V <sub>IL</sub> = Max | DM74 | 2.7 | 3.4 | | ' | | V <sub>OL</sub> | V <sub>OL</sub> Low Level Output<br>Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max, | 54LS | | | 0.4 | v | | | | V <sub>IH</sub> = Min | DM74 | | 0.35 | 0.5 | | | | I <sub>OL</sub> = 4 mA, V <sub>CC</sub> = Min | DM74 | | 0.25 | 0.4 | | | | l <sub>l</sub> | Input Current @ Max<br>Input Voltage | V <sub>CC</sub> = Max, V <sub>1</sub> = 10V | | | | 0.1 | m/ | | | | Enable Input | | | 0.4 | mA | | | ин | High Level Input Current | V <sub>CC</sub> = Max, V <sub>I</sub> = 2.7V | | | | 20 | μΑ | | | | | Enable Input | | | 80 | μΑ | | I <sub>IL</sub> | Low Level Input Current | V <sub>CC</sub> = Max, V <sub>I</sub> = 0.4V | | | | -0.4 | m/ | | | | | Enable Input | | | -1.2 | m/ | | - | Short Circuit<br>Output Current | V <sub>CC</sub> = Max<br>(Note 2) | 54LS | -20 | | -100 | mA | | | | | DM74 | -20 | | -100 | ]''' | | loc | Supply Current | V <sub>CC</sub> = Max | | | | 12 | m/ | Note 1: All typicals are at $V_{CC} = 5V$ , $T_A = 25$ °C. Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second. Switching Characteristics $V_{CC} = +5.0V$ , $T_A = +25^{\circ}C$ (See Section 1 for waveforms and load configurations) | | | 54LS/DM74LS | | | |--------------------------------------|-------------------------------------------------------|------------------|----------|----| | Symbol | Parameter | C <sub>L</sub> = | Units | | | | | Min | Max | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>D <sub>n</sub> to Q <sub>n</sub> | | 27<br>23 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>D <sub>n</sub> to Q <sub>n</sub> | | 20<br>15 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>E <sub>n</sub> to Q <sub>n</sub> | | 27<br>25 | ns | | <sup>†</sup> PLH<br><sup>†</sup> PHL | Propagation Delay<br>E <sub>n</sub> to Ō <sub>n</sub> | | 30<br>18 | ns | ### Truth Table (Each Latch) | t <sub>n</sub> | t <sub>n + 1</sub> | |----------------|--------------------| | D | Q | | Н | н | | L | L | $t_{\text{n}} = \text{Bit time before Enable negative going transition.}$ $t_{n+1}$ = Bit time after Enable negative going transition. H = HIGH Voltage Level L = LOW Voltage Level ### Logic Diagram (1/4 of diagram shown) TL/F/9830-3