# Advance Information 4M Late Write 2.5 V I/O The MCM69L738/820 is a 4 megabit synchronous late write fast static RAM designed to provide high performance in secondary cache and ATM switch, Telecom, and other high speed memory applications. The MCM69L820 organized as 256K words by 18 bits, and the MCM69L738 organized as 128K words by 36 bits wide are fabricated in Motorola's high performance silicon gate BiCMOS technology. The differential CK clock inputs control the timing of read/write operations of the RAM. At the rising edge of the CK clock all addresses, write enables, and synchronous selects are registered. An internal buffer and special logic enable the memory to accept write data on the rising edge of the CK clock a cycle after address and control signals. Read data is available at the falling edge of the CK clock. The RAM use 2.5 V inputs and outputs. The synchronous write and byte enables allow writing to individual bytes or the entire word. - · Byte Write Control - 3.3 V ± 5% Operation - 2.5 V I/O (V<sub>DDQ</sub>) - Register to Latch Synchronous Operation - Asynchronous Output Enable - Boundary Scan (JTAG) IEEE 1149.1 Compatible - Differential Clock Inputs - Optional x 18 or x 36 organization - MCM69L738/820-7 = 7 ns MCM69L738/820-8 = 8 ns - 119 Bump, 50 mil (1.27 mm) Pitch, 14 mm x 22 mm Plastic Ball Grid Array (PBGA) Package ### MCM69L738 MCM69L820 This document contains information on a new product. Specifications and information herein are subject to change without notice. 6/19/96 #### **FUNCTIONAL BLOCK DIAGRAM** ## PIN ASSIGNMENTS TOP VIEW | | MCM69L738 | | | | | | | | | | |--------|------------------------------------------|------------------------------|------------------------------|-----------------------------|------------------------------------------|----------------------|------------------------------------------|--|--|--| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | Α | Vono | O<br>SA | O<br>SA | O<br>NC | O<br>SA | O<br>SA | Vana | | | | | В | V <sub>DDQ</sub><br>O<br>NC | O<br>NC | O<br>SA | O<br>NC | O<br>SA | O<br>NC | VDDQ<br>O<br>NC | | | | | С | O<br>NC | O<br>SA | O<br>SA | O<br>V <sub>DD</sub> | O<br>SA | O<br>SA | O<br>NC | | | | | D | DQc | O<br>DQc | o<br>V <sub>SS</sub> | V <sub>DD</sub><br>NC<br>SS | $\circ$<br>V <sub>SS</sub> | O<br>DQb | O<br>DQb | | | | | Ε | O<br>NC<br>O<br>DQc<br>O<br>DQc | O SA O DQc O DQc O DQc O DQc | O SA O VSS O VSS O SBC O VSS | $\frac{\circ}{SS}$ | O SA O VSS O VSS O VSS O VSS O VSS | DQb DQb DQb DQb DQb | O NC O DQb O DQb | | | | | F | V <sub>DDQ</sub> | O<br>DQc | o<br>Vgs | o<br>G | o<br>V <sub>SS</sub> | O<br>DQb | O<br>V <sub>DDQ</sub> | | | | | G | V <sub>DDQ</sub><br>O<br>DQc<br>O<br>DQc | DQc | SBc | NC<br>NC | SBb | DQb | V <sub>DDQ</sub><br>O<br>DQb<br>O<br>DQb | | | | | Н | DQc | DQc | V <sub>SS</sub> | NC | V <sub>SS</sub> | DQb | DQb | | | | | J | VDDQ | V <sub>DD</sub> | O<br>NC<br>O<br>Vss<br>O | ONC ONC OCK OCK | NC | V <sub>DD</sub> | VDDQ<br>O | | | | | K<br>L | DQd | DQd | V <sub>SS</sub> | СК | V <sub>SS</sub> | O<br>DQa<br>O<br>DQa | DQa | | | | | М | DÖG | DQd | SBd | CK<br>O | SBa | DQa | DQa | | | | | N | VDDQ | DQd<br>O | VSS | ś₩<br>○ | V <sub>SS</sub> | O<br>DQa<br>O<br>DQa | V <sub>DDQ</sub> | | | | | Р | VDDQ DQd VDDQ DQd DQd DQd | DQd DQd DQd DQd DQd DQd | SBd O VSS O VSS O VDD SA | SW<br>SA<br>SA | ONC<br>OVSS<br>SBa<br>OVSS<br>VSS<br>VSS | DQa<br>O<br>DQa | DQa<br>O<br>VDDQ<br>O<br>DQa<br>O<br>DQa | | | | | R | DQd<br>O<br>NC | | v <sub>ss</sub> | 0 | V <sub>SS</sub> | DQa<br>O | DQa<br>O | | | | | Т | NC<br>O<br>NC | O<br>SA<br>O<br>NC | V <sub>DD</sub> | V <sub>DD</sub><br>O<br>SA | V <sub>SS</sub><br>O<br>SA | O<br>SA<br>O<br>NC | NC<br>O | | | | | U | 0 | NC<br>O<br>TMS | SA<br>O<br>TDI | SA<br>O<br>TCK | SA<br>O<br>TDO | NC<br>O<br>NC | O<br>NC<br>O<br>ZZ<br>O<br>VDDQ | | | | | | VDDQ | IMS | וטו | TCK | IDO | NC | VDDQ/ | | | | #### MCM69L738 PIN DESCRIPTIONS | PBGA Pin Locations | Symbol | Туре | Description | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 2A, 3A, 5A, 6A, 3B, 5B, 2C, 3C,<br>5C, 6C, 4N, 4P, 2R, 6R, 3T, 4T, 5T | SA | Input | Synchronous Address Inputs: Registered on the rising clock edge. | | | | | 4K | СК | Input | Address, data in and control input register clock. Active high. | | | | | 4L | CK | Input | Address, data in and control input register clock. Active low. | | | | | 4M | SW | Input | Synchronous Write: Registered on the rising clock edge, active low. Writes all enabled bytes. | | | | | 5L, 5G, 3G, 3L<br>(a), (b), (c), (d) | SBx | Input | Synchronous Byte Write Enable: Enables writes to byte x in conjunction with the SW input. Has no effect on read cycles, ac low. | | | | | 4E | SS | Input | Synchronous Chip Enable: Registered on the rising clock edge, active low. | | | | | 4F | G | Input | Output Enable: Asynchronous pin, active low. | | | | | 2U | TMS | Input | Test Mode Select (JTAG). | | | | | 3U | TDI | Input | Test Data In (JTAG). | | | | | 4U | TCK | Input | Test Clock (JTAG). | | | | | 5U | TDO | Output | Test Data Out (JTAG). | | | | | 71 | ZZ | Input | Enables sleep mode. | | | | | (a) 6K, 7K, 6L, 7L, 6M, 6N, 7N, 6P, 7P<br>(b) 6D, 7D, 6E, 7E, 6F, 6G, 7G, 6H, 7H<br>(c) 1D, 2D, 1E, 2E, 2F, 1G, 2G, 1H, 2H<br>(d) 1K, 2K, 1L, 2L, 2M, 1N, 2N, 1P, 2P | DQx | I/O | Synchronous Data I/O. | | | | | 4C, 2J, 4J, 6J, 4R, 3R | V <sub>DD</sub> | Supply | Core Power Supply. | | | | | 1A, 7A, 1F, 7F, 1J, 7J, 1M, 7M, 1U, 7U | V <sub>DDQ</sub> | Supply | Output Power Supply: provides operating power for output buffers. | | | | | 3D, 5D, 3E, 5E, 3F, 5F, 3H, 5H,<br>3K, 5K, 3M, 5M, 3N, 5N, 3P, 5P, 5R | V <sub>SS</sub> | Supply | Ground. | | | | | 4A, 1B, 2B, 4B, 6B, 7B, 1C, 7C, 4D,<br>4G, 4H, 3J, 5J, 1R, 7R, 1T, 2T, 6T, 6U | NC | _ | No Connection: There is no connection to the chip. Note: 3J and 5J are tied common. | | | | #### MCM69L820 PIN DESCRIPTIONS | PBGA Pin Locations | Symbol | Туре | Description | |---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------| | 2A, 3A, 5A, 6A, 3B, 5B, 2C, 3C, 5C, 6C, 4N, 4P, 2R, 6R, 2T, 3T, 5T, 6T | SA | Input | Synchronous Address Inputs: Registered on the rising clock edge. | | 4K | СК | Input | Address, data in and control input register clock. Active high. | | 4L | CK | Input | Address, data in and control input register clock. Active low. | | 4M | SW | Input | Synchronous Write: Registered on the rising clock edge, active low. Writes all enabled bytes. | | 5L, 3G<br>(a), (b) | SBx | Input | Synchronous Byte Write Enable: Enables writes to byte x in conjunction with the SW input. Has no effect on read cycles, active low. | | 4E | SS | Input | Synchronous Chip Enable: Registered on the rising clock edge, active low. | | 2U | TMS | Input | Test Mode Select (JTAG). | | 3U | TDI | Input | Test Data In (JTAG). | | 4U | TCK | Input | Test Clock (JTAG). | | 5U | TDO | Output | Test Data Out (JTAG). | | 4F | G | Input | Output Enable: Asynchronous pin, active low. | | 7T | ZZ | Input | Enables sleep mode. | | (a) 6D, 7E, 6F, 7G, 6H, 7K, 6L, 6N, 7P<br>(b) 1D, 2E, 2G, 1H, 2K, 1L, 2M, 1N, 2P | DQx | I/O | Synchronous Data I/O. | | 4C, 2J, 4J, 6J, 4R, 3R | V <sub>DD</sub> | Supply | Core Power Supply. | | 1A, 7A, 1F, 7F, 1J, 7J, 1M, 7M, 1U, 7U | $V_{DDQ}$ | Supply | Output Power Supply: provides operating power for output buffers. | | 3D, 5D, 3E, 5E, 3F, 5F, 5G, 3H, 5H,<br>3K, 5K, 3L, 3M, 5M, 3N, 5N, 3P, 5P, 5R | V <sub>SS</sub> | Supply | Ground. | | 4A, 1B, 2B, 4B, 6B, 7B, 1C, 7C,<br>2D, 4D, 7D, 1E, 6E, 2F, 1G, 4G, 6G,<br>2H, 4H, 7H, 3J, 5J, 1K, 6K, 2L, 7L, 6M, 2N,<br>7N, 1P, 6P, 1R, 7R, 1T, 4T, 6U | NC | _ | No Connection: There is no connection to the chip. Note: 3J and 5J are tied common. | #### ABSOLUTE MAXIMUM RATINGS (Voltages Referenced to VSS) | Rating | Symbol | Value | Unit | |--------------------------|-------------------|--------------------------------|------| | Core Supply Voltage | V <sub>DD</sub> | - 0.5 to + 4.6 | ٧ | | Output Supply Voltage | V <sub>DDQ</sub> | - 0.5 to V <sub>DD</sub> + 0.5 | ٧ | | Voltage On Any Pin | V <sub>in</sub> | - 0.5 to V <sub>DD</sub> + 0.5 | ٧ | | Input Current (per I/O) | lin | ± 50 | mA | | Output Current (per I/O) | lout | ± 70 | mA | | Power Dissipation | PD | _ | w | | Temperature Under Bias* | T <sub>bias</sub> | | °C | | Operating Temperature* | TJ | 20 to +110 | °C | | Storage Temperature | T <sub>stg</sub> | - 55 to + 125 | °C | Power dissipation capability will be dependent upon package characteristics and use environment. See enclosed thermal impedance data. NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. This BiCMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. This device contains circuitry that will ensure the output devices are in High–Z at power up. #### PBGA PACKAGE THERMAL CHARACTERISTICS (See Note 1) | Rating | Symbol | Max | Unit | Notes | |-------------------------------|-------------------|-----|------|-------| | Junction to Ambient (@ 1 m/s) | $R_{\theta JA}$ | 25 | °C/W | 2 | | Junction to Balls (Bottom) | ReJB | 12 | °C/W | 3 | | Junction to Case (Top) | R <sub>0</sub> JC | 10 | °C/W | 4 | - 1. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, board population, and board thermal resistance. - 2. Per SEMI G38-87. - 3. Indicates the average thermal resistance between the die and the printed circuit board. - 4. Indicates the average thermal resistance between the die and the case top surface via the cold plate method (MIL SPEC-883 Method 1012.1). #### DC OPERATING CONDITIONS AND CHARACTERISTICS (T<sub>J</sub> = 20 to 110 °C, Unless Otherwise Noted) #### RECOMMENDED OPERATING CONDITIONS (See Notes 1 through 4) | Parameter | | Symbol | Min | Typical<br>-7 | Typical<br>–8 | Max | Unit | Notes | |----------------------------------------|----------------|------------------|----------|---------------|---------------|------------|------|-------| | Core Power Supply Voltage | | V <sub>DD</sub> | 3.1 | | | 3.6 | V | | | Output Driver Supply Voltage | , | V <sub>DDQ</sub> | 2.3 | _ | | 2.7 | ٧ | | | Active Power Supply Current | (x18)<br>(x36) | <sup>I</sup> DD1 | _ | 345<br>410 | 320<br>380 | 455<br>500 | mA | 5 | | Quiescent Active Power Supply Current | (x18)<br>(x36) | I <sub>DD2</sub> | <u> </u> | 145<br>225 | _ | 275<br>275 | mA | 6, 10 | | Active Standby Power Supply Current | (x18)<br>(x36) | <sup>I</sup> SB1 | _ | _ | _ | TBD | mA | 7 | | Quiescent Standby Power Supply Current | (x18)<br>(x36) | I <sub>SB2</sub> | _ | 146<br>146 | | _ | mA | 8, 10 | | Sleep Mode Power Supply Current | | I <sub>SB3</sub> | _ | 25 | | _ | mA | 9, 10 | #### NOTES: - $1. \quad \text{All data sheet parameters specified to full range of $V_{DD}$ unless otherwise noted. All voltages are referenced to voltage applied to $V_{SS}$ bumps.}$ - Supply voltage applied to V<sub>DD</sub> connections. - 3. Supply voltage applied to $V_{\mbox{DDQ}}$ connections when using the RAM in push-pull output configuration. - 4. All power supply currents measured with outputs open or deselected. - 5. V<sub>DD</sub> = V<sub>DD</sub> (max), t<sub>KHKH</sub> = t<sub>KHKH</sub> (min), <del>SS</del> registered active, 50% read cycles. - 6. VDD = VDD (max), tKHKH = dc, SS registered active. - 7. $V_{DD} = V_{DD}$ (max), $t_{KHKH} = t_{KHKH}$ (min), $\overline{SS}$ registered inactive. 8. $V_{DD} = V_{DD}$ (max), $t_{KHKH} = dc$ , $\overline{SS}$ registered inactive, ZZ low. - 9. $V_{DD} = V_{DD}$ (max), $t_{KHKH} = dc$ , $\overline{SS}$ registered inactive, ZZ high. - 10. 200 mV $\geq V_{in} \geq V_{DDQ} 200$ mV. #### **DC INPUT CHARACTERISTICS** | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------------|-----------------------|-------|-----------------------|------|--------------| | DC Input Logic High | V <sub>IH</sub> (dc) | 1.7 | V <sub>DD</sub> + 0.3 | V | | | DC Input Logic Low | V <sub>IL</sub> (dc) | - 0.3 | 0.7 | V | 1 | | Input Leakage Current | llkg(1) | | ± 5 | μА | 2 | | Clock Input Leakage Current | lclkg(1) | _ | ± 8 | μА | 2 | | Clock Input Signal Voltage | V <sub>in</sub> | - 0.3 | V <sub>DD</sub> + 0.3 | V | | | Clock Input Differential Voltage | V <sub>DIF</sub> (dc) | 0.2 | V <sub>DD</sub> + 0.6 | V | 3 | | Clock Input Common Mode Voltage Range | V <sub>CM</sub> (dc) | 1.1 | 2.1 | ٧ | 4,<br>Fig. 3 | #### NOTES: - 1. Inputs may undershoot to -0.5 V (peak) for up to 20% tKHKH (e.g. 2 ns at a clock cycle time of 10 ns). - 2. $0 V \pm V_{in} \pm V_{DD}$ for all pins. - 3. Minimum instantaneous differential input voltage required for differential input clock operation. - 4. Maximum rejectable common mode input voltage variation. #### DC OUTPUT CHARACTERISTICS | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------|-----------------|------|-----|------|-------| | Output Leakage Current | lkg(0) | -1.0 | 1.0 | μА | | | Output Low Voltage | V <sub>OL</sub> | _ | 0.7 | ٧ | 1 | | Output High Voltage | VOH | 1.7 | _ | ٧ | 2 | - 1. $I_{OL} = 8.0 \text{ mA}$ - 2. $I_{OH} = -8.0 \text{ mA}$ #### **CAPACITANCE** (f = 1.0 MHz, dV = 3.0 V, $T_J = 20 to 110 °C$ , Periodically Sampled Rather Than 100% Tested) | Characteristic | Symbol | Тур | Max | Unit | |--------------------------|------------------|-----|-----|------| | Input Capacitance | C <sub>in</sub> | 5 | 5 | pF | | Input/Output Capacitance | C <sub>I/O</sub> | 6 | 8 | pF | | CK, CK Capacitance | CCK | 6 | 7 | pF | #### **AC OPERATING CONDITIONS AND CHARACTERISTICS** (T<sub>J</sub> = 20 to 110°C, Unless Otherwise Noted) | Input Pulse Levels 0 to 2.5 V | Output Timing Reference Level 1.25 V | |-------------------------------------------------|-------------------------------------------------------------| | Input Rise/Fall Time 1 V/ns (20% to 80%) | Clock Input Timing Reference Level Differential Cross-Point | | Input Timing Measurement Reference Level 1.25 V | • | #### REGISTER LATCH READ/WRITE CYCLE TIMING (See Notes 2 and 3) | | | | MCM69L738-7<br>MCM69L820-7 | | MCM69L738-8<br>MCM69L820-8 | | | | |-------------------------------------|--------------------------------------------------|----------------------------------|----------------------------|-----|----------------------------|-----|------|-------| | Parameter | | Symbol | Min | Max | Min | Max | Unit | Notes | | Cycle Time | | tKHKH | 7 | | 8 | | ns | | | Clock High Pulse Width | | <sup>t</sup> KHKL | 2.8 | _ | 3.2 | _ | ns | | | Clock Low Pulse Width | | <sup>t</sup> KLKH | 2.8 | _ | 3.2 | | ns | | | Clock High to Output Valid | | tKHQV | | 5.8 | | 6.8 | ns | | | Clock Low to Output Valid | | tKLQV | _ | 2.4 | _ | 2.9 | ns | | | Clock Low to Output Hold | | tKLQX | 1 | | 1 | _ | ns | | | Clock Low to Output Low-Z | | tKLQX1 | 1.5 | _ | 1.5 | | ns | 1 | | Clock High to Output High-Z | | tKHQZ | 0 | 1.9 | 0 | 2.4 | ns | | | Output Enable Low to Output Low-Z | | t <sub>GLQX</sub> | 0.5 | _ | 0.5 | | ns | 1 | | Output Enable Low to Output Valid | 17724 | tGLQV | <u> </u> | 3.5 | | 3.5 | ns | | | Output Enable to Output Hold | | tGHQX | 1 | | 1 | | ns | | | Output Enable High to Output High–Z | | tGHQZ | | 1.9 | | 2.4 | ns | 1 | | | Address<br>Data In<br>Chip Select<br>rite Enable | tavkh<br>tdvkh<br>tsvkh<br>twvkh | 0.5 | - | 0.5 | _ | ns | | | | Address<br>Data In<br>Chip Select<br>rite Enable | tkhax<br>tkhdx<br>tkhsx<br>tkhwx | 1 | _ | 1 | _ | ns | | #### NOTES: - 1. Tested per AC Test Load diagram. See Figure 1A. - 2. Measured at $\pm$ 200 mV from steady state. See Figure 1B. - 3. In no case may control input signals (e.g. $\overline{SS}$ ) be operated with pulse widths less than the minimum clock input pulse width specifications (e.g. tkhkl) or at frequencies that exceed the applied CK clock frequency. #### **AC TEST LOADS** Figure 1A Figure 1B #### **TIMING LIMITS** The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time. Figure 2. Undershoot Voltage \* $\text{V}_{CM}\!,$ the Common Mode Input Voltage, equals $\text{V}_{TR}$ – ((V\_TR – V\_CP)/2) Figure 3. Differential Inputs/ Common Mode Input Voltage #### REGISTER LATCH READ-WRITE-READ CYCLES ### REGISTER LATCH READ-WRITE-READ CYCLES $(\overline{G}\ Controlled)$ #### **FUNCTIONAL OPERATION** #### **READ AND WRITE OPERATIONS** All control signals except $\overline{G}$ are registered on the rising edge of the CK clock. These signals must meet the setup and hold times shown in the AC Characteristics table. On the falling edge of the current cycle, the output latch becomes transparent and data is available. The output data is latched on the rising edge of the next clock. The output data is available at the output at $t_{KLQV}$ or $t_{KHQV}$ , whichever is later. $t_{KHQV}$ is the internal latency of the device. During this same cycle a new read address can be applied to the address pins. A write cycle can occur on the next cycle as long as tKLQX and tDVKH are met. Read cycles may follow write cycles immediately. $\overline{G}$ , $\overline{SS}$ , and $\overline{SW}$ control output drive. Chip deselect via a high on $\overline{SS}$ at the rising edge of the CK clock has its effect on the output drivers immediately. $\overline{SW}$ low deselects the output drivers immediately (on the same cycle). Output selecting via a low on $\overline{SS}$ and high on $\overline{SW}$ at a rising CK clock has its effect on the output drivers at tKLQX. Output drive is also controlled directly by output enable, $\overline{G}$ . $\overline{G}$ is an asynchronous input. No clock edges are required to enable or disable the output with $\overline{G}$ . Output data will be valid the later of $t_{GLQV}$ , $t_{KHQV}$ , or $t_{KLQV}$ . Outputs will begin driving at $t_{KHQX1}$ . Outputs will hold previous data until $t_{KHQX}$ or $t_{GHQX}$ . #### WRITE AND BYTE WRITE FUNCTIONS Note that in the following discussion the term "byte" refers to nine bits of the RAM I/O bus. In all cases, the timing parameters described for synchronous write input $(\overline{SW})$ apply to each of the byte write enable inputs $(\overline{SBa}, \overline{SBb}, \text{etc.})$ . Byte write enable inputs have no effect on read cycles. This allows the system designer not interested in performing byte writes to connect the byte enable inputs to active low (VSS). Reads of all bytes proceed normally and write cycles, activated via a low on $\overline{SW}$ , and the rising edge of the CK clock, write the entire RAM I/O width. This way the designer is spared having to drive multiple write input buffer loads. Byte writes are performed using the byte write enable inputs in conjunction with the synchronous write input $(\overline{SW})$ . It is important to note that writing any one byte will inhibit a read of all bytes at the current address. The RAM cannot simultaneously read one byte and write another at the same address. A write cycle initiated with none of the byte write enable inputs active is neither a read or a write. No write will occur, but the outputs will be deselected as in a normal write cycle. #### **LATE WRITE** The write address is sampled on the first rising edge of clock and write data is sampled on the following rising edge. The late write feature is implemented with single stage write buffering. Write buffering is transparent to the user. A comparator monitors the address bus and, when necessary, routes buffer contents to the outputs to assure coherent operation. This occurs in all cases whether there is a byte write or a full word is written. #### **POWER UP AND INITIALIZATION** The following supply voltage application sequence is recommended: VSS, VDD, then VDDQ. Please note, per the Absolute Maximum Ratings table, VDDQ is not to exceed VDD + 0.5 V, whatever the instantaneous value of VDD. Once supplies have reached specification levels, a minimum dwell of 1.0 $\mu s$ with CK clock inputs cycling is required before beginning normal operations. #### SERIAL BOUNDARY SCAN TEST ACCESS PORT OPERATION #### **OVERVIEW** The serial boundary scan test access port (TAP) on this RAM is designed to operate in a manner consistent with IEEE Standard 1149.1–1990 (commonly referred to as JTAG), but does not implement all of the functions required for 1149.1 compliance. Certain functions have been modified or eliminated because their implementation places extra delays in the RAMs critical speed path. Nevertheless, the RAM supports the standard TAP controller architecture. (The TAP controller is the state machine that controls the TAPs operation) and can be expected to function in a manner that does not conflict with the operation of devices with Standard 1149.1 compliant TAPs. The TAP operates using conventional JEDEC Standard 8–1B Low Voltage (3.3 V) TTL / CMOS logic level signaling. #### **DISABLING THE TEST ACCESS PORT** It is possible to use this device without utilizing the TAP. To disable the TAP Controller without interfering with normal operation of the device, TCK must be tied to VSS to preclude mid level inputs. TDI and TMS are designed so an undriven input will produce a response identical to the application of a logic 1, and may be left unconnected. But they may also be tied to VDD through a 1 k resistor. TDO should be left unconnected. #### TAP DC OPERATING CHARACTERISTICS (T<sub>J</sub> = 20 to 110°C, Unless Otherwise Noted) | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------|-------------------|-----------------------|-----------------------|------|------| | Logic Input Logic High | V <sub>IH</sub> 1 | 2.0 | V <sub>DD</sub> + 0.3 | ٧ | | | Logic Input Logic Low | V <sub>IL</sub> 1 | - 0.3 | 0.8 | ٧ | | | Logic Input Leakage Current | likg | _ | ±5 | μΑ | 1 | | CMOS Output Logic Low | V <sub>OL</sub> 1 | _ | 0.2 | ٧ | 2 | | CMOS Output Logic High | V <sub>OH</sub> 1 | V <sub>DD</sub> - 0.2 | _ | ٧ | 3 | | TTL Output Logic Low | V <sub>OL</sub> 2 | | 0.4 | ٧ | 4 | | TTL Output Logic High | V <sub>OH</sub> 2 | 2.4 | _ | ٧ | 5 | - 1. $0 \text{ V} \pm \text{V}_{in} \pm \text{V}_{DDQ}$ for all logic input pins. - 2. $I_{OL}1 \ge 100 \,\mu\text{A}$ @ $V_{OL} = 0.2 \,\text{V}$ . Sampled, not 100% tested. - 3. $II_{OH}1I \ge 100 \,\mu\text{A}$ @ $V_{DDQ}$ =0.2 V. Sampled, not 100% tested. - 4. IOL2 ≥ 8 mA @ VOL = 0.4 V - 5. $II_{OH}2I \ge 8 \text{ mA } @ V_{OH} = 2.4 \text{ V}$ #### TAP AC OPERATING CONDITIONS AND CHARACTERISTICS (T<sub>J</sub> = 20 to 110°C, Unless Otherwise Noted) | Input Pulse Levels | Output Test Load 50 $\Omega$ Parallel Terminated T-line with 20 pF Receiver Input Capacitance | |------------------------------------------------|-----------------------------------------------------------------------------------------------| | Input Timing Measurement Reference Level 1.5 V | Test Load Termination Supply Voltage (V <sub>T</sub> ) 1.5 V | | Output Timing Reference Level 1.5 V | | #### **TAP CONTROLLER TIMING** | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------|-------------------|-----|-----|------|--------------------------------------------------| | Cycle Time | тнтн | 100 | | ns | <del></del> | | Clock High Time | <sup>†</sup> THTL | 40 | | ns | <u> </u> | | Clock Low Time | <sup>t</sup> TLTH | 40 | | ns | <del> </del> | | TMS Setup | tMVTH | 10 | | ns | | | TMS Hold | tTHMX | 10 | - | ns | | | TDI Valid to TCK High | tDVTH | 10 | | ns | † · · · · | | TCK High to TDI Don't Care | tTHDX | 10 | | ns | | | Capture Setup | tcs | 10 | _ | ns | 1 | | Capture Hold | <sup>t</sup> CH | 10 | | ns | 1 | | TCK Low to TDO Unknown | tTLQX | 0 | | ns | | | TCK Low to TDO Valid | tTLOV | _ | 20 | ns | <del> </del> | #### NOTES: #### **AC TEST LOAD** #### TAP CONTROLLER TIMING DIAGRAM <sup>1.</sup> t<sub>CS</sub> + t<sub>CH</sub> defines the minimum pause in RAM I/O pad transitions to assure accurate pad data capture. #### **TEST ACCESS PORT PINS** #### TCK - TEST CLOCK (INPUT) Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK. #### TMS - TEST MODE SELECT (INPUT) The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. An undriven TMS input will produce the same result as a logic one input level. #### TDI - TEST DATA IN (INPUT) The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP controller state machine and the instruction that is currently loaded in the TAP instruction register (refer to Figure 5 TAP Controller State Diagram). An undriven TDI pin will produce the same result as a logic one input level. #### TDO - TEST DATA OUT (OUTPUT) Output that is active depending on the state of the TAP state machine (refer to Figure 5 TAP Controller State Diagram). Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. #### **TRST - TAP RESET** This device does not have a TRST pin. TRST is optional in IEEE 1149.1. The test–logic reset state is entered while TMS is held high for five rising edges of TCK. Power on reset circuitry is included internally. This type of reset does not affect the operation of the system logic. The reset affects test logic only. #### **TEST ACCESS PORT REGISTERS** #### **OVERVIEW** The various TAP registers are selected (one at a time) via the sequences of ones and zeros input to the TMS pin as the TCK is strobed. Each of the TAPs registers are serial shift registers that capture serial input data on the rising edge of TCK and push serial data out on subsequent falling edge of TCK. When a register is selected it is "placed" between the TDI and TDO pins. #### **INSTRUCTION REGISTER** The instruction register holds the instructions that are executed by the TAP controller when it is moved into the run test/idle or the various data register states. The instructions are three bits long. The register can be loaded when it is placed between the TDI and TDO pins. The instruction register is automatically preloaded with the IDCODE instruction at power—up or whenever the controller is placed in test—logic—reset state. #### **BYPASS REGISTER** The bypass register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAMs TAP to another device in the scan chain with as little delay as possible. #### **BOUNDARY SCAN REGISTER** The boundary scan register is identical in length to the number of active input and I/O connections on the RAM (not counting the TAP pins). This also includes a number of place holder locations (always set to a logic 1) reserved for density upgrade address pins. There are a total of 70 bits in the case of the x36 device and 51 bits in the case of the x18 device. The boundary scan register, under the control of the TAP controller, is loaded with the contents of the RAMs I/O ring when the controller is in capture—DR state and then is placed between the TDI and TDO pins when the controller is moved to shift—DR state. Several TAP instructions can be used to activate the boundary scan register. The Bump/Bit Scan Order tables describe which device bump connects to each boundary scan register location. The first column defines the bit's position in the boundary scan register. The shift register bit nearest TDO (i.e., first to be shifted out) is defined as bit 1. The second column is the name of the input or I/O at the bump and the third column is the bump number. #### **IDENTIFICATION (ID) REGISTER** The ID Register is a 32 bit register that is loaded with a device and vendor specific 32 bit code when the controller is put in capture—DR state with the IDCODE command loaded in the instruction register. The code is loaded from a 32 bit on—chip ROM. It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the controller is moved into shift—DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins. #### **ID Register Presence Indicator** | Bit # | 0 | |-------|---| | Value | 1 | ### Motorola JEDEC ID Code (Compressed Format, per IEEE Standard 1149.1 – 1990 | Bit # | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | |-------|----|----|---|---|---|---|---|---|---|---|---| | Value | 0 | 0 | 0 | 0 | O | 0 | 0 | 1 | 1 | 1 | 0 | #### **Reserved For Future Use** | Bit # | 17 | 16 | 15 | 14 | 13 | 12 | |-------|----|----|----|----|----|----| | Value | x | x | х | х | х | х | #### **Device Width** | Configuration | Bit # | 22 | 21 | 20 | 19 | 18 | |---------------|-------|----|----|----|----|----| | 128Kx36 | Value | 0 | 0 | 1 | 0 | 0 | | 256Kx18 | Value | 0 | 0 | 0 | 1 | 1 | #### **Device Depth** | Configuration | Bit # | 27 | 26 | 25 | 24 | 23 | |---------------|-------|----|----|----|----|----| | 128Kx36 | Value | 0 | 0 | 1 | 0 | 1 | | 256Kx18 | Value | 0 | 0 | 1 | 1 | 0 | #### **Revision Number** | Bit # | 31 | 30 | 29 | 28 | |-------|----|----|----|----| | Value | х | х | х | x | Figure 4. ID Register Bit Meanings #### MCM69L738 Bump/Bit Scan Order | BIT<br># | Signal<br>Name | Bump<br>ID | Bit<br># | Signal<br>Name | Bump<br>1D | |----------|----------------|------------|----------|----------------|------------| | 1 | M2 | 5R | 36 | SA | 3B | | 2 | SA | 4P | 37 | NC | 2B | | з | SA | 4T | 38 | SA | 3A | | 4 | SA | 6R | 39 | SA | 3C | | 5 | SA | 5T | 40 | SA | 2C | | 6 | ZZ | 7T | 41 | SA | 2A | | 7 | DQa | 6P | 42 | DQc | 2D | | 8 | DQa | 7P | 43 | DQc | 1D | | 9 | DQa | 6N | 44 | DQc | 2E | | 10 | DQa | 7N | 45 | DQc | 1E | | 11 | DQa | 6M | 46 | DQc | 2F | | 12 | DQa | 6L | 47 | DQc | 2G | | 13 | DQa | 7L | 48 | DQc | 1G | | 14 | DQa | 6K | 49 | DQc | 2H | | 15 | DQa | 7K | 50 | DQc | 1H | | 16 | SBa | 5L | 51 | SBc | 3G | | 17 | CK | 4L | 52 | NC | 4D | | 18 | СК | 4K | 53 | SS | 4E | | 19 | G | 4F | 54 | NC | 4G | | 20 | SBb | 5G | 55 | NC | 4H | | 21 | DQb | 7H | 56 | SW | 4M | | 22 | DQb | 6H | 57 | SBd | 3L | | 23 | DQb | 7G | 58 | DQd | 1K | | 24 | DQb | 6G | 59 | DQd | 2K | | 25 | DQb | 6F | 60 | DQd | 1L | | 26 | DQb | 7E | 61 | DQd | 2L | | 27 | DQb | 6E | 62 | DQd | 2M | | 28 | DQb | 7D | 63 | DQd | 1N | | 29 | DQb | 6D | 64 | DQd | 2N | | 30 | SA | 6A | 65 | DQd | 1P | | 31 | SA | 6C | 66 | DQd | 2P | | 32 | SA | 5C | 67 | SA | 3Т | | 33 | SA | 5A | 68 | SA | 2R | | 34 | NC | 6B | 69 | SA | 4N | | 35 | SA | 5B | 70 | M1 | 3R | #### MCM69L820 Bump/Bit Scan Order | Bit<br># | Signal<br>Name | Bump<br>ID | Bit<br># | Signal<br>Name | Bump<br>ID | |----------|----------------|------------|----------|----------------|------------| | 1 | M2 | 5R | 36 | SBb | 3G | | 2 | SA | 6T | 37 | NC | 4D | | 3 | SA | 4P | 38 | SS | 4E | | 4 | SA | 6R | 39 | NC | 4G | | 5 | SA | 5T | 40 | NC | 4H | | 6 | ZZ | 71 | 41 | SW | 4M | | 7 | DQa | 7P | 42 | DQb | 2K | | 8 | DQa | 6N | 43 | DQb | 1L | | 9 | DQa | 6L | 44 | DQb | 2M | | 10 | DQa | 7K | 45 | DQb | 1N | | 11 | SBa | 5L | 46 | DQb | 2P | | 12 | CK | 4L | 47 | SA | ЗТ | | 13 | СК | 4K | 48 | SA | 2R | | 14 | G | 4F | 49 | SA | 4N | | 15 | DQa | 6H | 50 | SA | 2T | | 16 | DQa | 7G | 51 | M1 | 3R | | 17 | DQa | 6F | | | | | 18 | DQa | 7E | | | | | 19 | DQa | 6D | | | | | 20 | SA | 6A | | | | | 21 | SA | 6C | | | | | 22 | SA | 5C | | | | | 23 | SA | 5A | | | | | 24 | NC | 6B | | | | | 25 | SA | 5B | | | | | 26 | SA | 3B | | | | | 27 | NC | 2B | | | | | 28 | SA | 3A | | | | | 29 | SA | 3C | | | | | 30 | SA | 2C | | | | | 31 | SA | 2A | | | | | 32 | DQb | 1D | | | | | 33 | DQb | 2E | | | | | 34 | DQb | 2G | | | | | 35 | DQb | 1H | | | - | - The NC pads listed in this table are indeed no connects, but are represented in the boundary scan register by a "place holder" bit that is forced to logic 1. These pads are reserved for use as address inputs on higher density RAMs that follow this pad out and scan order standard. - 2. CK, CK, are sampled individually. CK is not simply a forced compliment of the CK input. In scan mode these differential inputs are referenced to each other. - 3. M1 and M2 are not ordinary inputs and may not respond to standard I/O logic levels. M1 and M2 must be driven to within 100 mV of a VDD or VSS supply rail to assure consistent results. #### **TAP Controller Instruction Set** #### **OVERVIEW** There are two classes of instructions defined in the Standard 1149.1–1990; the standard (public) instructions, and device specific (private) instructions. Some public instructions, are mandatory for 1149.1 compliance. Optional public instructions must be implemented in prescribed ways. Although the TAP controller in this device follows the 1149.1 conventions, it is not 1194.1 compliant because some of the mandatory instructions are not fully implemented. The TAP on this device may be used to monitor all input and I/O pads, but cannot be used to load address, data or control signals into the RAM or to preload the I/O buffers. In other words, the device will not perform Standard 1149.1 EXTEST, INTEST or the preload portion of the SAMPLE / PRELOAD command. When the TAP controller is placed in capture–IR state the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the shift–IR state the instruction register is placed between TDI and TDO. In this state the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to update–IR state. The TAP instruction sets for this device are listed in the following tables. #### STANDARD (PUBLIC) INSTRUCTIONS #### **BYPASS** The BYPASS instruction is loaded in the instruction register when the bypass register is placed between TDI and TDO. This occurs when the TAP controller is moved to the shift–DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. #### SAMPLE/PRELOAD Sample/preload is a Standard 1149.1 mandatory public instruction. When the sample / preload instruction is loaded in the Instruction register, moving the TAP controller into the capture–DR state loads the data in the RAMs input and I/O buffers into the boundary scan register. Because the RAM clock(s) are independent from the TAP clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture set—up plus hold time (tCS plus tCH). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the boundary scan register. Moving the controller to shift-DR state then places the boundary scan register between the TDI and TDO pins. Because the PRELOAD portion of the command is not implemented in this device, moving the controller to the update-DR state with the SAMPLE / PRELOAD instruction loaded in the instruction register has the same effect as the pause-DR command. This functionality is not Standard 1149.1 compliant. #### **EXTEST** EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register, whatever length it may be in the device, is loaded with all logic 0s. EXTEST is not implemented in this device. Therefore this device is not 1149.1 compliant. Nevertheless, this RAMs TAP does respond to an all zeros instruction, as follows. With the EXTEST (000) instruction loaded in the instruction register the RAM responds just as it does in response to the SAMPLE / PRELOAD instruction described above, except the RAM outputs are forced to high–Z any time the instruction is loaded. #### IDCODE The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in capture–DR mode and places the ID register between the TDI and TDO pins in shift–DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the test–logic–reset state. #### THE DEVICE SPECIFIC (PUBLIC) INSTRUCTION #### SAMPLE-Z If the SAMPLE–Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high–Z) and the boundary scan register is connected between TDI and TDO when the TAP controller is moved to the shift–DR state. #### THE DEVICE SPECIFIC (PRIVATE) INSTRUCTION #### NOOF Do not use these instructions, they are reserved for future use #### STANDARD (PUBLIC) INSTRUCTION CODES | Instruction | Code* | Description | |------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 000 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all RAM outputs to High–Z state. *NOT 1149.1 COMPLIANT* | | IDCODE | 001** | Preloads ID register and places it between TDI and TDO. Does not affect RAM operation. | | SAMPLE / PRELOAD | 100 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Does not affect RAM operation. Does not implement 1149.1 Preload function. * NOT 1149.1 COMPLIANT * | | BYPASS | 111 | Places bypass register between TDI and TDO. Does not affect RAM operation. | | SAMPLE-Z | 010 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all RAM output drivers to High–Z. | <sup>\*</sup>Instruction codes expressed in binary, MSB on left, LSB on right. #### STANDARD (PRIVATE) INSTRUCTION CODES | Instruction | Code* | Description | | |-------------|-------|------------------------------------------------------------------|--| | NO OP | 011 | Do not use these instructions, they are reserved for future use. | | | NO OP | 101 | Do not use these instructions, they are reserved for future use. | | | NO OP | 110 | Do not use these instructions, they are reserved for future use. | | <sup>\*</sup>Instruction codes expressed in binary, MSB on left, LSB on right. NOTE: The value adjacent to each state transition represents the signal present at TMS at the rising edge of TCK. Figure 5. TAP Controller State Diagram <sup>\*\*</sup> Default instruction automatically loaded at power-up and in test-logic-reset state. ## ORDERING INFORMATION (Order by Full Part Number) Full Part Numbers — MCM69L738ZP7 MCM69L738ZP8 MCM69L820ZP7 MCM69L820ZP8 MCM69L820ZP7 MCM69L820ZP8 MCM69L738ZP7R MCM69L738ZP8R MCM69L820ZP7R MCM69L820ZP8R #### **PACKAGE DIMENSIONS** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: MILLIMETER. | l | MILLIMETERS | | INCHES | | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 14.00 BSC | | 0.551 BSC | | | В | 22.00 BSC | | 0.866 BSC | | | C | | 2.40 | | 0.094 | | D | 0.60 | 0.90 | 0.024 | 0.035 | | E | 0.50 | 0.70 | 0.020 | 0.028 | | F | 1.30 | 1.70 | 0.051 | 0.067 | | G | 1.27 BSC | | 0.050 BSC | | | K | 0.80 | 1.00 | 0.031 | 0.039 | | N | 11.90 | 12.10 | 0.469 | 0.476 | | Р | 19.40 | 19.60 | 0.764 | 0.772 | | R | 7.62 BSC | | 0.300 BSC | | | S | 20.32 BSC | | 0.800 BSC | | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.