# IMS1203M CMOS High Performance 4K x 1 Static RAM MIL-STD-883C #### **FEATURES** - · INMOS' Very High Speed CMOS - · Advanced Process 1.6 Micron Design Rules - Specifications guaranteed over full military temperature range (-55° C to + 125° C) - · 4K x 1 Bit Organization - 25, 35, and 45 nsec Access Times - Single +5V ± 10% Operation - Power Down Function - · Fully TTL Compatible - · Separate Data Input and Output - · Three-state Output - · Standard Military Drawing version available - · 18-Pin, 300-mil DIP (JEDEC Std.) and FP ### DESCRIPTION The INMOS IMS1203M is a high speed CMOS 4Kx1 static RAM processed in full compliance to MIL-STD-883C. The IMS1203M provides performance enhancements with the additional CMOS benefits of lower power and superior reliability. The IMS1203M features fully static operation requiring no external clocks or timing strobes, and equal address access and cycle times. Additionally, the IMS1203M provides a Chip Enable (/E) function that can be used to place the device into a low-power standby mode. The IMS1203M is a VLSI static RAM intended for military temperature applications that demand superior performance and reliability. ### **ABSOLUTE MAXIMUM RATINGS\*** \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### DC OPERATING CONDITIONS | | PARAMETER | MIN | TYP | MAX | UNITS | NOTES | |-----|-------------------------------|-------|-----|---------|-------|---------------------------| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | V | | | Vss | Supply Voltage | 0 | 0 | 0 | V | | | ViH | Input Logic "1" Voltage | 2.0 | | Vcc+0 5 | ٧ | All inputs | | VIL | Input Logic "0" Voltage | -1.0* | | 0.8 | ٧ | All inputs | | TA | Ambient Operating Temperature | -55 | 25 | 125 | °C | 400 linear ft/min air flo | <sup>\*</sup>Vit min = -3.0 V for pulse width <20ns, note b. ### DC ELECTRICAL CHARACTERISTICS (-55°C < Ta < 125°C) (Vcc = 5 0V + 10%)<sup>a</sup> | YMBOL | PARAMETER | MIN | MAX | UNITS | NOTES | |-------|------------------------------------------------------------------|-----|-------|-------|------------------------------------------------------------------| | lcc1 | Average Vcc Power<br>Supply Current | | 80 | mA | tavav = tavav(min) | | lcc2 | Vcc Power Supply Current<br>(Standby,Stable TTL Input Levels) | | 15 | mA | E ≥ Vih . All other inputs at Vin ≤ Vi∟ or ≥ Viн | | lcc3 | Vcc Power Supply Current<br>(Standby, Stable CMOS Input Levels) | | 5 | mA | E ≥ (Vcc - 0.2). All other inputs at Vin ≤ 0.2 or ≥ (Vcc - 0.2V) | | ICC4 | Vcc Power Supply Current<br>(Standby, Cycling CMOS Input Levels) | | 10 | mA | E ≥ (Vcc - 0.2) . Inputs cycling at Vin ≤ 0.2 or ≥ (Vcc - 0.2V) | | lıık | Input Leakage Current (Any Input) | | ± 5 | μА | Vcc = max<br>Vin = Vss to Vcc | | lork | Off State Output Leakage Current | | ± 10 | μΑ | Vcc = max<br>Vin = Vss to Vcc | | Vон | Output Logic "1" Voltage | 2.4 | ļ<br> | ٧ | lон = -4mA | | Vol | Output Logic "0" Voltage | | 0.4 | V | loL = 12mA | Note a: Icc is dependent on output loading and cycle rate, the specified values are obtained with the output unloaded ### **AC TEST CONDITIONS** | Input Pulse Levels Vss to 3V | |------------------------------------------------| | Input Rise and Fall Times 5ns | | Input and Output Timing Reference Levels .1 5V | | Output Load See Figure 1 | # CAPACITANCE<sup>b</sup> (Ta=25°C, f=1.0 MHZ)<sup>b</sup> | SYMBOL | PARAMETER | MAX | UNITS | CONDITIONS | |--------|--------------------|-----|-------|------------------------| | CiN | Input Capacitance | 4 | pF | $\Delta V = 0$ to 3V | | Соит | Output Capacitance | 4 | pF | $\Delta V = 0$ to $3V$ | Note b: This parameter is sampled and not 100% tested. # RECOMMENDED AC OPERATING CONDITIONS (-55°C $\leq$ $T_A \leq$ 125°C) (V\_{CC} = 5.0V $\pm$ 10%) READ CYCLE9 | NO. | SYM | BOL | PARAMETER | 1203 | M-25 | 1203 | M-35 | 1203 | M-45 | UNITS | NOTES | |------|---------------------|------------------|----------------------------------|------|------|------|------|------|------|--------|-------| | 140. | Standard | Alternate | TANAMETEN | MIN | MAX | MIN | MAX | Z | MAX | 014110 | HOILU | | 1 | t <sub>ELOV</sub> | t <sub>ACS</sub> | Chip Enable Access Time | | 25 | | 35 | | 45 | ns | | | 2 | tavav | t <sub>RC</sub> | Read Cycle Time | 25 | | 35 | | 45 | | ns | С | | 3 | t <sub>AVOV</sub> | taa | Address Access Time | 25 | | | 35 | | 45 | ns | d | | 4 | taxax | t <sub>OH</sub> | Output Hold After Address Change | 5 | | 5 | | 5 | | ns | | | 5 | t <sub>ELOx</sub> | t <sub>LŽ</sub> | Chip Enable to Output Active | 5 | | 5 | | 5 | | ns | j | | 6 | t <sub>EMÔZ</sub> | t <sub>HZ</sub> | Chip Disable to Output Inactive | 0 | 15 | 0 | 20 | 0 | 20 | ns | fj | | 7 | t <sub>ELICCH</sub> | t <sub>PU</sub> | Chip Enable to Power Up | 0 | | 0 | | 0 | | ns | J | | 8 | t <sub>EHICCL</sub> | t <sub>PD</sub> | Chip Disable to Power Down | 30 | | | 30 | | 30 | ns | J | | | · | t⊤ | Input Rise and Fall Times | | 50 | | 50 | | 50 | ns | e, j | - Note c For READ CYCLES 1 & 2, W is high for entire cycle - Note d. Device is continuously selected, E low - Note e Measured between V<sub>IL</sub> max and V<sub>IH</sub> min. - Note f Measured = 200mV from steady state output voltage Load capacitance is 5pF - Note g. $\overline{E}$ and $\overline{W}$ must transition between $V_{iH}$ to $V_{iL}$ or $V_{iL}$ to $V_{iH}$ in a monotonic fashion - Note j Parameter guaranteed but not tested. ## READ CYCLE 2° # RECOMMENDED AC OPERATING CONDITIONS (-55°C $\leq$ T<sub>A</sub> $\leq$ 125°C) (V<sub>CC</sub> = 5.0V $\pm$ 10%) WRITE CYCLE 1: W CONTROLLED9, h | NO. | SYM | BOL | PARAMETER | IMS12 | 03M-25 | IMS12 | 03M-35 | IMS12 | 03 <b>M</b> -45 | UNITS | NOTES | |-----|-------------------|-----------------|--------------------------------------|--------------------------------------|--------|-------|--------|-------|-----------------|-------|-------| | NO. | Standard | Aiternate | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | 9 | tavav | twc | Write Cycle Time | 25 | | 35 | | 45 | | ns | | | 10 | <sup>t</sup> WLWH | t <sub>WP</sub> | Write Pulse Width | 15 | | 20 | | 25 | | ns | | | 11 | t <sub>ELWH</sub> | tcw | Chip Enable to End of Write | Chip Enable to End of Write 20 30 40 | | ns | | | | | | | 12 | †DVWH | t <sub>DW</sub> | Data Set-up to End of Write | 15 | | 20 | _ | 20 | | ns | | | 13 | twhDx | t <sub>DH</sub> | Data Hold After End of Write | 0 | | 0 | | 0 | | ns | | | 14 | <sup>t</sup> AVWH | t <sub>AW</sub> | Address Set-up to End of Write | 20 | | 30 | | 40 | | ns | | | 15 | t <sub>AVWL</sub> | tas | Address Set-up to Beginning of Write | 0 | | 0 | | 0 | | ns | | | 16 | twHAX | twn | Address Hold After End of Write | 0 | | 0 | | 0 | | กร | | | 17 | twLQZ | twz | Write Enable to Output Disable | 0 | 15 | 0 | 20 | 0 | 20 | ns | f, j | | 18 | XOHW, | tow | Output Active After End of Write | 0 | | 0 | | 0 | | ns | i, j | Note f Measured = 200mV from steady state output voltage. Load capacitance is 5pF Note p $\overline{E}$ and $\overline{W}$ must transition between $V_H$ , to $V_L$ or $V_H$ in a monotonic fashion Note p $\overline{E}$ or $\overline{W}$ must be $\underline{\to}$ $V_H$ during address transitions. Note p $\overline{E}$ $\overline{W}$ is low when $\overline{E}$ goes low, the output remains in the high impedance state. Note | Parameter guaranteed but not tested ### **WRITE CYCLE 1** # RECOMMENDED AC OPERATING CONDITIONS ( $-55^{\circ}C \le T_{A} \le 125^{\circ}C$ ) ( $V_{CC} = 5.0V \pm 10\%$ ) WRITE CYCLE 2: E CONTROLLEDG, h | NO. | SYM | BOL | PARAMETER | IMS12 | 3M-25 | 5 IMS1203M-35 | | IMS120 | 3M-45 | UNITS | NOTES | |-----|-------------------|-----------------|--------------------------------------|-------|----------|---------------|-----|--------|-------|-------|-------| | NO. | Standard | Alternate | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | MOTES | | 19 | t <sub>AVAV</sub> | twc | Write Cycle Time | 25 | | 35 | | 45 | | ns | | | 20 | twleh | t <sub>WP</sub> | Write Pulse Width | 15 | | 20 | | 25 | | กร | | | 21 | teren | t <sub>CW</sub> | Chip Enable to End of Write | 20 | | 30 | | 40 | | ns | | | 22 | <sup>t</sup> DVEH | t <sub>DW</sub> | Data Set-up to End of Write | 15 | | 20 | | 20 | | ns | | | 23 | t <sub>EHDX</sub> | t <sub>DH</sub> | Data Hold After End of Write | 0 | <u> </u> | o | | 0 | | ns | | | 24 | taven | t <sub>AW</sub> | Address Set-up to End of Write | 20 | | 30 | | 40 | | ns | | | 25 | <sup>t</sup> EHAX | twR | Address Hold After End of Write | 0 | | 0 | | 0 | | ns | | | 26 | t <sub>AVEL</sub> | tAS | Address Set-up to Beginning of Write | 0 | | 0 | | 0 | | ns | | | 27 | twLQZ | twz | Write Enable to Output Disable | 0 | 15 | 0 | 20 | 0 | 20 | ns | f, j | Note f: Measured = 200mV from steady state output voltage. Load capacitance is 5pF Note g: $\overline{E}$ and $\overline{W}$ must transition between $V_H$ to $V_L$ or $V_L$ to $V_H$ in a monotonic fashion Note h: $\overline{E}$ or $\overline{W}$ must be $\geq V_H$ during address transitions Note r: If $\overline{W}$ is low when $\overline{E}$ goes low, the output remains in the high impedance state Note | Parameter guaranteed but not tested. #### **DEVICE OPERATION** The IMS1203M has two control inputs, Chip Enable $(\overline{E})$ and Write Enable $(\overline{W})$ twelve address inputs $(A_0 - A_{11})$ , a Data in (D) and a Data Out (Q). The $\overline{E}$ input controls device selection as well as active and standby modes With $\overline{E}$ low, the device is selected and the twelve address inputs are decoded to select one bit out of 4K bits. Read and Write operations on the memory cell are controlled by $\overline{W}$ input. With $\overline{E}$ high the device is deselected, the output is disabled, and the power consumption is reduced to less than one-fourth of the active mode power with TTL levels and even lower with CMOS levels. ### **READ CYCLE** A read cycle is defined as $\overline{W} \cong V_{IH}$ min with $\overline{\underline{E}} \cong V_{IL}$ max Read access time is measured from either $\overline{\underline{E}}$ going low or from valid address The READ CYCLE 1 waveform shows a read access that is initiated by a change in the address inputs while $\overline{E}$ is low. The outputs remain active throughout READ CYCLE 1 and is valid at the specified address access time. The address inputs may change at access time and as long as $\overline{E}$ remains low, the cycle time is equal to the address access time. The READ CYCLE 2 waveform shows a read access that is initiated by $\bar{\mathbb{E}}$ going low. As long as address is stable when $\bar{\mathbb{E}}$ goes low, valid data is at the output at the specified Chip Enable Access time. If address is not valid when $\bar{\mathbb{E}}$ goes low the timing is as specified in READ CYCLE 1. Chip Enable access time is not affected by the duration of the deselect interval. #### WRITE CYCLE The write cycle of the IMS1203M is initiated by the latter of $\overline{\mathbb{E}}$ or $\overline{\mathbb{W}}$ to transition from a high to low in the case of $\overline{\mathbb{W}}$ falling last, the output buffer will be turned on $t_{ELOX}$ after the falling edge of $\overline{\mathbb{E}}$ (just as in a read cycle). The output buffer is then turned off within $t_{WLOZ}$ of the falling edge of $\overline{\mathbb{W}}$ During this interval, it is possible to have bus contention between devices with D and Q connected together in a common I/O configuration Contention can be avoided in a carefully designed system During a write cycle, data on the input is written into the selected cells and the output is floating WRITE CYCLE 1 waveform shows a write cycle terminated by $\overline{W}$ going high. Data set-up and hold times are referenced to the rising edge of $\overline{W}$ . When $\overline{W}$ goes high at the end of the cycle with $\overline{E}$ active, the output of the memory becomes active. The data from the memory will be the same as the input data unless the input data or address changes. WRITE CYCLE 2 waveform shows a write cycle terminated by E going high. Data set-up and hold times are referenced to the rising edge of E. With E. high, the outputs remain in the high impedance state. ### **APPLICATION** It is imperative when designing with any very high speed memory, such as the IMS1203M, that the fundamental rules in regard to memory board layout be followed to ensure proper system operation ### **TERMINATION** Trace lines on a memory board in the array look to TTL driver signals like low impedance, unterminated transmission lines. In order to reduce or eliminate the reflections of the TTL signals propagating down the lines, especially low going TTL signals line termination is recommended. The termination may be either series or parallel. The recommended technique is to use series termination. The series termination technique has the advantage of drawing no DC current and using a minimum number of components. This is accomplished by placing a series resistor in the signal line at the output of the TTL driver to dampen the reflection on the line. The resistor should be placed as close to the driver package as is practical. The line should be kept short by placing the driver-termination combination close to the memory array. Some experimentation will have to be done to find the proper value to use for the series termination to minimize reflections, but generally a series resistor in the 10 to 33 ohm range will be required. Because each design will result in a different signal impedance, a resistor of predetermined value may not properly match the signal path impedance. The proper value of resistance should therefore be selected empirically. #### POWER DISTRIBUTION The recommended power distribution scheme combines proper power trace layout and placement of decoupling capacitors to maintain the operating margins of the IMS1203M. The impedance in the decoupling path from the power pin through the decoupling capacitor to the ground pin should be kept to a minimum. The impedance of this path is determined by the series impedance of the power line inductance and the inductance and reactance of the decoupling capacitor. Since the current transients associated with the operation of the high speed IMS1203M have very high frequency components the line inductance is the dominating factor To reduce the line inductance, the power trace and ground trace should be gridded or provided by separate power planes. The decoupling capacitor supplies energy for high frequency current transients and should be located as close to the devices with as short lead length as possible. The high frequency decoupling capacitor should have a value of 0.1 microfarad, and be placed between each row of devices in the array (see drawing) A larger tantalum capacitor with a sufficient value to eliminate low frequency ripple, should be placed near the memory board edge connection where the power traces meet the backplane power distribution system These larger capacitors provide bulk energy storage to prevent voltage drop due to the main supply being located off the memory board and at the end of a long inductive path The ground grid of the memory array should extend to the TTL driver periphery circuit. This will provide a solid ground reference for the TTL drivers and prevent loss of operating margin of the drivers due to differential ground noise. V<sub>CC</sub>, V<sub>SS</sub> GRID SHOWING DECOUPLING CAPACITORS | Type | Package | Lead finish | |------|--------------------------|-------------| | A | Formed flat-pack | gold | | B | Formed flat-pack | solder | | C | LCC | gold | | D | Cerdip | solder | | E | Small outline, J-bend | solder | | G | PGA | gold | | H | Small outline, Gull wing | solder | | J | PLCC, J-bend | solder | | K | Sidebraze ceramic DIP | solder | | N | Ceramic LCC | solder | | Р | Plastic DIP | solder | | s | Sidebraze ceramic DIP | gold | | Т | (Skinny) Flat-pack | solder | | w | Ceramic LCC | gold | | Y | (Skinny) Flat-pack | gold | ### **TRUTH TABLE** | E | w | a | MODE | | | | |---|---|------|---------------|--|--|--| | Н | x | HI-Z | Standby (Isb) | | | | | L | н | Dout | Read | | | | | L | L | HI-Z | Write | | | | Standard Military Drawing version available, see SMD Reference Guide ### **ORDERING INFORMATION** | DEVICE | SPEED | PACKAGE | PART NUMBER | | | | | | | |-----------|----------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|--|--|--|--|--| | IMS 1203M | 25ns<br>25ns<br>35ns<br>35ns<br>45ns<br>45ns | CERAMIC DIP<br>FLAT PACK<br>CERAMIC DIP<br>FLAT PACK<br>CERAMIC DIP<br>FLAT PACK | IMS1203S-25M<br>IMS1203A-25M<br>IMS1203S-35M<br>IMS1203A-35M<br>IMS1203S-45M<br>IMS1203A-45M | | | | | | | ## **PACKAGING INFORMATION** | Dim | Inc | hes | mı | n | |-------|------|---------|-------|------| | Diili | Nom | Nom Tol | | Toi | | A | .085 | .010 | 2.18 | .230 | | В | .018 | .003 | .457 | .152 | | B1 | .054 | Тур | .137 | Тур | | ם | .900 | .011 | 22.86 | .279 | | Ε | .310 | .010 | 7.874 | .254 | | E1 | .295 | .015 | 7.493 | .381 | | e1 | .100 | .010 | 2.54 | .254 | | L | .145 | .020 | 3.683 | .508 | | S | .005 | | .127 | | # 18 Pin Flat Pack | Dim | Inc | hes | mn | n | Notes | |-------|------|------|--------|------|-------| | Dilli | Nom | Tol | Nom | Tol | Notes | | A | .081 | .007 | 2.057 | .178 | | | A1 | .045 | | 1.143 | | | | B1 | .028 | Ref | .711 | Ref | | | D | .432 | .005 | 10.973 | .127 | | | С | .005 | .002 | .127 | .051 | | | Ε | 1.00 | Ref | 25.40 | Ref | | | e1 | .047 | | 1.194 | | | | eA | .230 | .005 | 5.842 | .127 | |