August 2004 Revised April 2005 # USB1T1102 # **Universal Serial Bus Peripheral Transceiver** with Voltage Regulator ### **General Description** This chip provides a USB Transceiver functionality with a voltage regulator that is compliant to USB Specification Rev 2.0. this integrated 5V to 3.3V regulator allows interfacing of USB Application specific devices with supply voltages ranging from 1.65V to 3.6V with the physical layer of Universal Serial Bus. It is capable of operating at 12Mbits/s (full speed) data rates and hence is fully compliant to USB Specification Rev 2.0. The Vbusmon pin allows for monitoring the Vbus line. The USB1T1102 also provides exceptional ESD protection with 15kV contact HBM on D+, D- pins. ### **Features** - Complies with Universal Serial Bus Specification 2.0 - Integrated 5V to 3.3V voltage regulator for powering VBus - Utilizes digital inputs and outputs to transmit and receive USB cable data - Supports full speed (12Mbits/s) data rates - Ideal for portable electronic devices - MLP technology package (16 pin) with HBCC footprint - 15kV contact HBM ESD protection on bus pins ### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------------------------|----------------|-------------------------------------------------------------------------------| | USB1T1102MPX | MLP14D | Pb-Free 14-Terminal Molded Leadless Package (MLP), 2.5mm Square | | USB1T1102MHX | MLP16HB | Pb-Free 16-Terminal Molded Leadless Package (MHBCC), JEDEC MO-217, 3mm Square | | USB1T1102RMPX<br>(Preliminary) | MLP14D | Pb-Free 14-Terminal Molded Leadless Package (MLP), 2.5mm Square | | USB1T1102RMHX<br>(Preliminary) | MLP16HB | Pb-Free 16-Terminal Molded Leadless Package (MHBCC), JEDEC MO-217, 3mm Square | ## **Logic Diagram** Note: On the USB1T1102R (Preliminary) the 1.5k resistor is integrated into the part, and connects V<sub>PU</sub> and D+ eliminating the need for this external pull-up resistor. # **Connection Diagrams** MLP16 GND Exposed Diepad (Bottom View) ### (Bottom # **Terminal Descriptions** | Terminal | Number | Terminal | I/O | Terminal Description | |----------|--------|---------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MLP14 | MLP16 | Name | 1/0 | Terminal Description | | 1 | 1 | ŌĒ | I | Output Enable: Active LOW enables the transceiver to transmit data on the bus. When not active the transceiver is in the receive mode (CMOS level is relative to $V_{CCIO}$ ) | | 2 | 2 | RCV | 0 | Receive Data Output: Non-inverted CMOS level output for USB differential Input (CMOS output level is relative to $V_{\text{CCIO}}$ ). Driven LOW when SUSPN is HIGH; RCV output is stable and preserved during SE0 condition. | | 3 | 3 | V <sub>p</sub> /V <sub>po</sub> | I/O | Single-ended D+ receiver output $V_P$ (CMOS level relative to $V_{CCIO}$ ): Used for external detection of SE0, error conditions, speed of connected device; Pin also acts as drive data input $V_{po}$ (see Table 1 and Table 2). Output drive is 4 mA buffer. | | 4 | 4 | V <sub>m</sub> /V <sub>mo</sub> | I/O | Single-ended D– receiver output $V_m$ (CMOS level relative to $V_{CCIO}$ ): Used for external detection of SE0, error conditions, speed of connected device; Pin also acts as drive data input $V_{mo}$ (see Table 1 and Table 2). Output drive is 4 mA buffer. | | 5 | 5 | SUSPND | I | Suspend: Enables a low power state (CMOS level is relative to V <sub>CCIO</sub> ). While the SUSPND pin is active (HIGH) it will drive the RCV pin to logic "0" state. | | _ | 6 | NC | | No Connect | | 6 | 7 | V <sub>CCIO</sub> | | Supply Voltage for digital I/O pins (1.65V to 3.6V): When not connected the D+ and D- pins are in 3-STATE. This supply bus is totally independent of $V_{\rm CC}$ (5V) and $V_{\rm REG}$ (3.3V). | | 7 | 8 | Vbusmon | 0 | Vbus monitor output (CMOS level relative to V <sub>CCIO</sub> ): When Vbus > 4.1V then Vbusmon = HIGH and when Vbus < 3.6V then Vbusmon = LOW. If SUSPND = HIGH then Vbusmon is pulled HIGH. | | 9, 8 | 10, 9 | D+, D- | AI/O | Data +, Data -: Differential data bus conforming to the USB standard. | | 10 | 11 | NC | | No Connect | | _ | 12 | NC | | No Connect | | 11 | 13 | V <sub>REG</sub> (3.3V) | | Internal Regulator Option: Regulated supply output voltage (3.0V to 3.6V) during 5V operation; decoupling capacitor of at least 0.1 $\mu$ F is required. Regulator ByPass Option: Used as supply voltage input for 3.3V operation. | | 12 | 14 | V <sub>CC</sub> (5.0V) | | Internal Regulator Option: Used as supply voltage input (4.0V to 5.5V); can be connected directly to USB line Vbus. Regulator ByPass Option: Connected to V <sub>REG</sub> (3.3V) | # Terminal Descriptions (Continued) | Terminal | Number | Terminal | 1/0 | Terminal Description | |----------------|----------------|------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MLP14 | MLP16 | Name | 1/0 | Terminal Description | | 13 | 15 | V <sub>PU</sub> (3.3V) | | Pull-up Supply Voltage (3.3V $\pm$ 10%):<br>Connect an external 1.5k $\Omega$ resistor on D+ (FS data rate);<br>Pin function is controlled by Config input pin:<br>Config = LOW – V <sub>PU</sub> (3.3V) is floating (High Impedance) for zero pull-up current.<br>Config = HIGH – V <sub>PU</sub> (3.3V) = 3.3V; internally connected to V <sub>REG</sub> (3.3V). | | 14 | 16 | Config | I | USB connect or disconnect software control input. Configures 3.3V to external 1.5k $\Omega$ resistor on D+ when HIGH. | | Exposed Diepad | Exposed Diepad | GND | GND | GND supply down bonded to exposed diepad to be connected to the PCB GND. | ### **Functional Description** The USB1T1102 transceiver is designed to convert CMOS data into USB differential bus signal levels and to convert USB differential bus signal to CMOS data. To minimize EMI and noise the outputs are edge rate controlled with the rise and fall times controlled and defined for full speed data rates only (12Mbits/s). The rise, fall times are balanced between the differential pins to minimize show. The USB1T1102 differs from earlier USB Transceiver in that the $V_p/V_m$ and $V_{po}/V_{mo}$ pins are now I/O pins rather than discrete input and output pins. Table 1 describes the specific pin functionality selection. Table 2 and Table 3 describe the specific Truth Tables for Driver and Receiver operating functions. The USB1T1102 also has the capability of various power supply configurations to support mixed voltage supply applications (see Table 4) and Section 2.1 for detailed descriptions. ### **Functional Tables** **TABLE 1. Function Select** | SUSPND | OE | D+, D- | RCV | V <sub>p</sub> /V <sub>po</sub> | V <sub>m</sub> /V <sub>mo</sub> | Function | |--------|----|------------------------|----------------------|---------------------------------|---------------------------------|---------------------------------------------------------| | L | L | Driving &<br>Receiving | Active | V <sub>po</sub> Input | V <sub>mo</sub> Input | Normal Driving<br>(Differential Receiver Active) | | L | Н | Receiving (Note 1) | Active | V <sub>p</sub> Output | V <sub>m</sub> Output | Receiving | | Н | L | Driving | Inactive<br>(Note 2) | V <sub>po</sub> Input | V <sub>mo</sub> Input | Driving during Suspend (Differential Receiver Inactive) | | Н | Н | 3-STATE<br>(Note 1) | Inactive<br>(Note 2) | V <sub>p</sub> Output | V <sub>m</sub> Output | Low Power State | Note 1: Signal levels is function of connection and/or pull-up/pull-down resistors. Note 2: For SUSPND = HIGH mode the differential receiver is inactive and the output RCV is forced LOW. The out-of-suspend signaling (K) is detected via the single-ended receivers of the $V_p/V_{po}$ and $V_m/V_{mo}$ pins. TABLE 2. Driver Function (OE = L) using Differential Input Interface | V <sub>m</sub> /V <sub>mo</sub> | V <sub>p</sub> /V <sub>po</sub> | Data | |---------------------------------|---------------------------------|----------------------| | L | L | SE0 (Note 3) | | L | Н | Differential Logic 1 | | Н | L | Differential Logic 0 | | Н | Н | Illegal State | Note 3: SE0 = Single Ended Zero TABLE 3. Receiver Function ( $\overline{OE} = H$ ) | D+, D- | RCV | V <sub>p</sub> /V <sub>po</sub> | V <sub>m</sub> /V <sub>mo</sub> | |----------------------|-----|---------------------------------|---------------------------------| | Differential Logic 1 | Н | Н | L | | Differential Logic 0 | L | L | Н | | SE0 | X | L | L | X = Don't Care # **Power Supply Configurations and Options** The USB1T1102 may be operated in two power supply modes. - 1. Normal (Regulator) Mode: For 5V operation $V_{\rm CC}$ is connected to 5V source (4.0V to 5.5V) and the internal voltage regulator then produces 3.3V for the USB connections. - 2. Bypass Mode: For 3.3V operation both $V_{CC}$ and $V_{REG}$ are connected to a 3.3V source (3.0V to 3.6V) In both cases for normal mode the $V_{CCIO}$ is an independent voltage source (1.65V to 3.6V) that is a function of the external circuit configuration. A summary of the Supply Configurations is described in Table 4. **TABLE 4. Power Supply Configuration Options** | Pins | Power Supply Mo | ode Configuration | |--------------------------|------------------------------------|------------------------------------------------------------------------------| | FIIIS | Normal (Regulated Output) | Normal (Regulator Bypass) | | V <sub>CC</sub> (5V) | Connected to 5V Source | Connected to V <sub>REG</sub> (3.3V)<br>[Max Drop of 0.3V]<br>(2.7V to 3.6V0 | | V <sub>REG</sub> (3.3V) | 3.3V, 300μA<br>Regulated Output | Connected to 3.3V Source | | V <sub>CCIO</sub> | 1.65V to 3.6V Source | 1.65V to 3.6v Source | | V <sub>PU</sub> | 3.3V Available if<br>Config = HIGH | 3.3V Available if<br>Config = HIGH | | D+, D- | Function of Mode Set Up | Function of Mode Set Up | | $V_p/V_{po}, V_m/V_{mo}$ | Function of Mode Set Up | Function of Mode Set Up | | RCV | Function of Mode Set Up | Function of Mode Set Up | | Vbusmon | Function of Mode Set Up | Function of Mode Set Up | | OE, SUSPND Config | Function of Mode Set Up | Function of Mode Set Up | ### **ESD Protection** #### ESD Performance of the USB1T1102 HBM D+/D-: 15.0kV HBM, all other pins (Mil-Std 883E): 6.5kV #### ESD Protection: D+/D- Pins Since the differential pins of a USB transceiver may be subjected to extreme ESD voltages, additional immunity has been included in the D+ and D- pins without compromising performance. The USB1T1102 differential pins have ESD protection to the following limits: - 15kV using the contact Human Body Model - 8kV using the Contact Discharge method as specified in IEC 61000-4-2 ### **Human Body Model** Figure 1 shows the schematic representation of the Human Body Model ESD event. Figure 2 is the ideal waveform representation of the Human Body Model. ### IEC 61000-4-2, IEC 60749-26 and IEC 60749-27 The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment, and as such evaluates the equipment in its entirety for ESD immunity. Fairchild Semiconductor has evaluated this device using the IEC 6100-4-2 representative system model depicted in Figure 3. Under the additional standards set forth by the IEC, this device is also compliant with IEC 60749-26 (HBM) and IEC 60749-27 (MM). ### **Additional ESD Test Conditions** For additional information regarding our product test methodologies and performance levels, please contact Fairchild Semiconductor. FIGURE 1. Human Body ESD Test Model FIGURE 2. HBM Current Waveform FIGURE 3. IEC 61000-4-2 ESD Test Model ## **Absolute Maximum Ratings**(Note 4) Supply Voltage ( $V_{CC}$ )(5V) -0.5V to +6.0V I/O Supply Voltage ( $V_{CCIO}$ ) -0.5V to +4.6V Latch-up Current ( $I_{LU}$ ) $V_I = -1.8V \text{ to } +5.4V$ 150 mA DC Input Current ( $I_{IK}$ ) $V_I < 0$ –50 mA DC Input Voltage $(V_I)$ (Note 5) $-0.5V \text{ to } V_{\text{CCIO}} + 5.5V$ DC Output Diode Current ( $I_{OK}$ ) $V_O > V_{CC}$ or $V_O < 0$ ±50 mA DC Output Voltage (V<sub>O</sub>) (Note 5) -0.5V to $V_{CCIO} + 0.5V$ Output Source or Sink Current (I<sub>O</sub>) $V_O = 0$ to $V_{CC}$ Current for D+, D- Pins $\pm 50$ mA Current for RCV, $V_m/V_p$ $\pm 15$ mA DC $V_{CC}$ or GND Current $(I_{CC}, I_{GND})$ ±100 mA ESD Immunity Voltage (V<sub>ESD</sub>); Contact HBM Pins D+, D-, $V_{CC}$ (5.5V) and GND 15kV All Other Pins 6.5kV Storage Temperature ( $T_{STO}$ ) $-40^{\circ}C$ to + 125 $^{\circ}C$ Power Dissipation (P<sub>TOT</sub>) $I_{\rm CC}$ (5V) 48 mW $I_{\rm CCIO}$ 9 mW # Recommended Operating Conditions $\begin{array}{lll} \text{DC Supply Voltage V}_{\text{CC}} \left(5\text{V}\right) & 4.0\text{V to } 5.5\text{V} \\ \text{I/O DC Voltage V}_{\text{CCIO}} & 1.65\text{V to } 3.6\text{V} \\ \text{DC Input Voltage Range (V_I)} & 0\text{V to V}_{\text{CCIO}} + 5.5\text{V} \\ \text{DC Input Range for AI/O (V}_{\text{AI/O}}) & 0\text{V to V}_{\text{CC}} \\ \text{Pins D+ and D-} & 0\text{V to } 3.6\text{V} \\ \end{array}$ Operating Ambient Temperature $(T_{AMB})$ $-40^{\circ}C$ to $+85^{\circ}C$ Note 4: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristic tables are not guaranteed at the absolute maximum rating. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 5: IO Absolute Maximum Rating must be observed. ### DC Electrical Characteristics (Supply Pins) Over recommended range of supply voltage and operating free air temperature (unless otherwise noted). $V_{CC}~(5V) = 4.0V~to~5.5V~or~V_{REG}~(3.3V) = 3.0V~to~3.6V,~V_{CCIO} = 1.65V~to~3.6V$ | | | | | Limits | | | | |----------------------------|------------------------------------------------|--------------------------------------------------|------------------|----------|-----------|------|--| | Symbol | Parameter | Conditions | -40 | | Units | | | | | | | Min | Тур | Max | | | | V <sub>REG</sub> (3.3V) | Regulated Supply Output | Internal Regulator Option; | 3.0 | 3.3 | 3.6 | V | | | | | $I_{LOAD} \le 300 \ \mu A$ | (Note 6)(Note 7) | | | V | | | I <sub>CC</sub> | Operating Supply Current (V <sub>CC</sub> 5.0) | Transmitting and Receiving at | | 4.0 | 8.0 | mA | | | | | 12 Mbits/s; $C_{LOAD} = 50 \text{ pF } (D+, D-)$ | | (Note 8) | | IIIA | | | I <sub>CCIO</sub> | I/O Operating Supply Current | Transmitting and Receiving at | | 1.0 | 2.0 | mA | | | | | 12 Mbits/s | | (Note 8) | | IIIA | | | I <sub>CC (IDLE)</sub> | Supply Current during | IDLE: $V_{D+} \ge 2.7V$ , $V_{D-} \le 0.3V$ ; | | | 300 | μА | | | | FS IDLE and SE0 (V <sub>CC</sub> 5.0) | SE0: $V_{D+} \le 0.3V$ , $V_{D-} \le 0.3V$ | | | (Note 9) | μА | | | I <sub>CCIO (STATIC)</sub> | I/O Static Supply Current | IDLE, SUSPND or SE0 | | | 20.0 | μА | | | I <sub>CC(SUSPND)</sub> | Suspend Supply Current | SUSPND = HIGH | | | 25.0 | | | | | USB1T1102 | OE = HIGH | | | (Note 9) | | | | | | $V_m = V_p = OPEN$ | | | | μА | | | | Suspend Supply Current | SUSPND = HIGH | | | 40.0 | μА | | | | USB1T1102R | OE = HIGH | | | (Note 10) | | | | | | $V_p = V_m = OPEN$ | | | | | | | V <sub>CCTH</sub> | V <sub>CC</sub> Threshold Detection Voltage | 1.65V ≤ V <sub>CCIO</sub> ≤ 3.6V | | | | | | | | | Supply Lost | | | 3.6 | V | | | | | Supply Present | 4.1 | | | | | | V <sub>CCHYS</sub> | V <sub>CC</sub> Threshold Detection | V <sub>CCIO</sub> = 1.8V | | 70.0 | | mV | | | | Hysteresis Voltage | | | 70.0 | | IIIV | | ## DC Electrical Characteristics (Continued) | Symbol | Parameter | Conditions | -40 | °C to +85°C | | Units | |----------------------|-----------------------------------------------|------------------------------------------------------|---------------|-------------|-----|-------| | | | | Min | Тур | Max | | | V <sub>CCIOTH</sub> | V <sub>CCIO</sub> Threshold Detection Voltage | $2.7V \leq V_{REG} \leq 3.6V$ | | | | | | | | Supply Lost | | | 0.5 | V | | | | Supply Present | 1.4 | | | | | V <sub>CCIOHYS</sub> | V <sub>CCIO</sub> Threshold Detection | V <sub>REG</sub> = 3.3V | | 450 | | mV | | | Hysteresis Voltage | | | 450 | | IIIV | | V <sub>REGTH</sub> | Regulated Supply Threshold | $1.65V \le V_{CCIO} \le V_{REG}$ | | | | | | | Detection Voltage | $2.7 \text{V} \leq \text{V}_{REG} \leq 3.6 \text{V}$ | | | | V | | | | Supply Lost | | 0.8 | | _ v | | | | Supply Present | 2.4 (Note 11) | | | | | V <sub>REGHYS</sub> | Regulated Supply Threshold | V <sub>CCIO</sub> = 1.8V | | 450 | | mV | | | Detection Hysteresis Voltage | | | 730 | | 1110 | Note 6: $I_{LOAD}$ includes the pull-up resistor current via pin $V_{PU}$ Note 7: The minimum voltage in Suspend mode is 2.7V. Note 8: Not tested in production, value based on characterization. Note 9: Excludes any current from load and $V_{\mbox{\footnotesize{PU}}}$ current to the 1.5k $\!\Omega$ resistor. Note 10: Includes current between $\mathrm{V}_{\mathrm{pu}}$ and the 1.5k internal pull-up resistor. Note 11: When $\rm V_{CCIO} < 2.7V,$ minimum value for $\rm V_{REGTH} = 2.0V$ for supply present condition. ## DC Electrical Characteristics (Digital Pins – excludes D+, D- Pins) Over recommended range of supply voltage and operating free air temperature (unless otherwise noted). $V_{CCIO} = 1.6V$ to 3.6V | | | | Lin | Limits -40°C to +85°C | | | |------------------------------------|---------------------------|-----------------------------------|--------------------------|-----------------------|-----|--| | Symbol | Parameter | Test Conditions | -40°C to | | | | | | | | Min | Max | | | | Input Level | 3 | <u> </u> | | | | | | V <sub>IL</sub> | LOW Level Input Voltage | | | 0.3 | V | | | V <sub>IH</sub> | HIGH Level Input Voltage | | 0.6*V <sub>CCIO</sub> | | V | | | | OUTPUT LEVELS: | | | | | | | V <sub>OL</sub> | LOW Level Output Voltage | I <sub>OL</sub> = 2 mA | | 0.4 | V | | | | | $I_{OL} = 100 \mu A$ | | 0.15 | v | | | V <sub>OH</sub> | HIGH Level Output Voltage | I <sub>OH</sub> = 2 mA | V <sub>CCIO</sub> - 0.4 | | V | | | | | I <sub>OH</sub> = 100 μA | V <sub>CCIO</sub> - 0.15 | | . v | | | Leakage Cu | rrent | | | | | | | ILI | Input Leakage Current | V <sub>CCIO</sub> = 1.65V to 3.6V | | ±1.0<br>(Note 12) | μА | | | Capacitanc | • | | | | | | | C <sub>IN</sub> , C <sub>I/O</sub> | Input Capacitance | Pin to GND | | 10.0 | pF | | | | | I . | | | | | Note 12: If $V_{CCIO} \ge V_{REG}$ then leakage current will be higher than specified. # DC Electrical Characteristics (Analog I/O Pins – D+, D- Pins) Over recommended range of supply voltage and operating free air temperature (unless otherwise noted). V<sub>CC</sub> = 4.0V to 5.5V or V<sub>REG</sub> = 3.0V to 3.6V | | Parameter | Test Condition | | Limits | | | | |-------------------|----------------------------------|-----------------------------------------|-------------------------------|-------------------|------|----|--| | Symbol | | | -4 | Units | | | | | | | | Min | Тур | Max | | | | Input Levels | - Differential Receiver | • | | | | | | | V <sub>DI</sub> | Differential Input Sensitivity | V <sub>I(D+)</sub> - V <sub>I(D-)</sub> | 0.2 | | | V | | | V <sub>CM</sub> | Differential Common Mode Voltage | | 0.8 | | 2.5 | V | | | INPUT LEVE | LS – Single-ended Receiver | • | | | | | | | V <sub>IL</sub> | LOW Level Input Voltage | | | | 0.8 | V | | | V <sub>IH</sub> | HIGH Level Input Voltage | | 2.0 | | | V | | | V <sub>HYS</sub> | Hysteresis Voltage | | 0.30 | | 0.7 | V | | | Output Leve | ls | • | | | | | | | V <sub>OL</sub> | LOW Level Output Voltage | $R_L = 1.5k\Omega$ to 3.6V | | | 0.3 | V | | | V <sub>OH</sub> | HIGH Level Output Voltage | $R_L = 15k\Omega$ to GND | 2.8<br>(Note 13) | | 3.6 | V | | | Leakage Cu | rrent | - | | L L | | | | | I <sub>OFF</sub> | Input Leakage Current Off State | | | | ±1.0 | μΑ | | | | CAPACITANCE | • | | | | | | | C <sub>I/O</sub> | I/O Capacitance | Pin to GND | | | 20.0 | pF | | | Resistance | | • | | | | | | | Z <sub>DRV</sub> | Driver Output Impedance | | | 41.0<br>(Note 14) | | Ω | | | Z <sub>IN</sub> | Driver Input Impedance | | 10.0 | | | МΩ | | | R <sub>SW</sub> | Switch Resistance | | | | 10.0 | Ω | | | V <sub>TERM</sub> | Termination Voltage | R <sub>PU</sub> Upstream Port | 3.0<br>(Note 15)<br>(Note 16) | | 3.6 | ٧ | | **Note 13:** If V<sub>OH</sub> min. = V<sub>REG</sub> - 0.2V. Note 14: Includes external resistors of $29\Omega$ on both D+ and D- pins. Note 15: This voltage is available at pin $V_{\mbox{\scriptsize PU}}$ and $V_{\mbox{\scriptsize REG}}.$ Note 16: Minimum voltage is 2.7V in the suspend mode. # AC Electrical Characteristics (A I/O Pins Full Speed) Over recommended range of supply voltage and operating free air temperature (unless otherwise noted). $V_{CC} = 4.0 \text{V to } 5.5 \text{V or } V_{REG} = 3.0 \text{V to } 3.6 \text{V, } V_{CCIO} = 1.65 \text{V to } 3.6 \text{V, } C_L = 50 \text{ pF; } R_L = 1.5 \text{K on } D + \text{ to } V_{PU} = 1.0 \text{V or V_{PU}$ | | Parameter | Test Conditions | | Limits -40°C to +85°C | | | | |------------------|----------------------------------------------|-----------------------------------------------------------|------|-----------------------|-------|-----|--| | Symbol | | | | | | | | | | | | Min | Тур | Max | | | | Driver Cha | racteristics | | | | | | | | t <sub>R</sub> | Output Rise Time | C <sub>L</sub> = 50 – 125 pF | 4.0 | | 20.0 | | | | | | 10% to 90% | | | | ns | | | $t_{F}$ | Output Fall Time | Figures 4, 8 | 4.0 | | 20.0 | | | | t <sub>RFM</sub> | Rise/Fall Time Match | t <sub>F</sub> / t <sub>R</sub> Excludes First Transition | 90.0 | | 111.1 | % | | | | | from Idle State | 30.0 | | 111.1 | /6 | | | V <sub>CRS</sub> | Output Signal Crossover Voltage | Excludes First Transition from | 1.3 | | 2.0 | V | | | (Note 17) | | Idle State see Waveform | 1.3 | | 2.0 | V | | | Driver Tim | ing | • | | | | | | | t <sub>PLH</sub> | Propagation Delay | Figures 5, 8 | | | 18.0 | ns | | | $t_{PHL}$ | $(V_p/V_{po}, V_m/V_{mo} \text{ to } D+/D-)$ | Figures 5, 6 | | | 16.0 | 115 | | | t <sub>PHZ</sub> | Driver Disable Delay | Figures 7, 9 | | | 15.0 | ns | | | $t_{PLZ}$ | (OE to D+/D-) | Figures 7, 9 | | | 13.0 | 115 | | | t <sub>PZH</sub> | Driver Enable Delay | Figures 7, 9 | | | 15.0 | ns | | | $t_{PZL}$ | (OE to D+/D-) | rigules 7, 9 | | | 13.0 | 115 | | | Receiver T | iming | | | | | | | | t <sub>PLH</sub> | Propagation Delay (Diff) | Figures 6, 10 | | | 15.0 | ns | | | $t_{PHL}$ | (D+/D- to Rev) | 1 194100 0, 10 | | | 13.0 | 110 | | | t <sub>PLH</sub> | Single Ended Receiver Propagation Delay | Figures 6, 10 | | | 18.0 | ns | | | $t_{PHL}$ | (D+/D- to $V_p/V_{po}$ , $V_m/V_{mo}$ ) | 1 194163 0, 10 | | | 10.0 | 110 | | Note 17: Not production tested, guaranteed by characterization. # **Typical Application Configurations** Upstream Connection in Bypass Mode with Differential Outputs **Downstream Connection in Normal Mode with Differential Outputs** # **AC Waveforms** FIGURE 4. Rise and Fall Times FIGURE 5. $V_{po}$ , $V_{mo}$ to D+/D- FIGURE 6. D+/D– to R $_{\rm CV},$ $\rm V_{po}/\rm V_{p}$ and $\rm V_{mo}/\rm V_{m}$ FIGURE 7. OE to D+/D- ### **Test Circuits and Waveforms** $500\Omega$ $29\Omega$ D.U.T Test Point $C_L$ = 50 pF Full Speed Propagation Delays $C_L$ = -125 pF Edge Rates only FIGURE 8. Load for D+/D- $V=0 \text{ for } t_{PZH}\text{, } t_{PHZ}$ $V = \, V_{\mbox{\scriptsize REG}} \mbox{ for } t_{\mbox{\scriptsize PZL}} \label{eq:V_REG}$ FIGURE 9. Load for Enable and Disable Times FIGURE 10. Load for $\rm V_{m}/\rm V_{mo}, \, \rm V_{p/}\rm V_{po}$ and RCV # **Tape and Reel Specification** Tape Format for MLP | Tape I of mat for Mill | | | | | | | | | | |------------------------|--------------------|-----------|--------|------------|--|--|--|--|--| | Package Tape | | Number | Cavity | Cover Tape | | | | | | | Designator | Section | Cavities | Status | Status | | | | | | | | Leader (Start End) | 125 (typ) | Empty | Sealed | | | | | | | MPX/MHX | Carrier | 2500/3000 | Filled | Sealed | | | | | | | | Trailer (Hub End) | 75 (typ) | Empty | Sealed | | | | | | ### TAPE DIMENSIONS inches (millimeters) #### NOTES: unless otherwise specified - 1. Cummulative pitch for feeding holes and cavities (chip pockets) not to exceed 0.008[0.20] over 10 pitch span. - Smallest allowable bending radius. Thru hole inside cavity is centered within cavity. - 3. This hole instead early is centered within Early. 4. Tolerance is ±0.002[0.05] for these dimensions on all 12mm tapes. 5. Ao and Bo measured on a plane 0.120[0.30] above the bottom of the pocket. 6. Ko measured from a plane on the inside bottom of the pocket to the top surface of the carrier. 7. Pocket position relative to sprocket hole measured as true position of pocket. Not pocket hole. - 8. Controlling dimension is millimeter. Diemension in inches rounded. ### **REEL DIMENSIONS** inches (millimeters) | Tape Size | Α | В | С | D | N | W1 | W2 | |-----------|------|--------|---------|---------|-------|--------|--------| | 12 mm | 13.0 | 0.059 | 0.512 | 0.795 | 7.008 | 0.488 | 0.724 | | | 330 | (1.50) | (13.00) | (20.20) | (178) | (12.4) | (18.4) | # Physical Dimensions inches (millimeters) unless otherwise noted RECOMMENDED LAND PATTERN ### NOTES: - A. NO JEDEC REGISTRATION B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994 MLP14DrevA Pb-Free 14-Terminal Molded Leadless Package (MLP), 2.5mm Square MLP14D ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) ### NOTES: - A. SIMILAR TO JEDEC REGISTRATION MO-217, DATED 11/2001 - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994 MLP16HBrevA Pb-Free 16-Terminal Molded Leadless Package (MHBCC), JEDEC MO-217, 3mm Square Package Number MLP16HB Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com