

# SN54LS646 thru SN54LS649, SN74LS646 thru SN74LS649

# Octal Bus Transceivers and Registers

These devices consist of bus transceiver circuits with 3-state or open-collector outputs. D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus will be clocked into the registers on the low-to-high transition of the appropriate clock pin (CAB or CBA). The following examples demonstrate the four fundamental busmanagement functions that can be performed with the octal bus transceivers and registers.

# Rochester Electronics Manufactured Components

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM.

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

# **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-38535
  - Class Q Military
  - Class V Space Level
- Qualified Suppliers List of Distributors (QSLD)
  - Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

### SN54LS846 THRU SN54LS649 SN74LS646 THRU SN74LS649 OCTAL BUS TRANSCEIVERS AND REGISTERS SDLS190A - DECEMBER 1982 - REVISED MAY 2004

- Independent Registers for A and B Buses
- Multiplexed Real-Time and Stored Data
- · Choice of True or Inverting Data Paths
- Choice of 3-State or Open-Collector Outputs
- Included Among the Package Options Are Compact 24-pin 300-mil-Wide Plastic and Ceramic DIPs, Ceramic Chip Carriers, and Plastic "Small Outline" Packages
- Dependable Texas Instruments Quality and Reliability

| DEVICE | OUTPUT         | LOGIC     |
|--------|----------------|-----------|
| 'LS646 | 3-State        | True      |
| 'LS647 | Open-Collector | True      |
| 'LS648 | 3-State        | Inverting |
| 'LS649 | Open-Collector | Inverting |

### description

These devices consist of bus transceiver circuits with 3-state or open-collector outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus will be clocked into the registers on the low-to-high transition of the appropriate clock pin (CAB or CBA). The following examples demonstrate the four fundamental bus-management functions that can be performed with the octal bus transceivers and registers.



| SN54LS' JT PACKAGE       |
|--------------------------|
| SN74LS' DW OR NT PACKAGE |
| (TOP VIEW)               |

| CAB<br>SAB<br>DIR<br>A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7<br>A8 | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11 | 24<br>23<br>22<br>21<br>20<br>19<br>18<br>17<br>16<br>15<br>14 | VCC<br>CBA<br>SBA<br>G<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B6<br>B7 |
|-------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------|
| A8<br>GND                                                         | 11<br>12                                              | 14<br>                                                         | B7<br>B8                                                               |
|                                                                   |                                                       |                                                                |                                                                        |









Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2004, Texas Instruments Incorporated

## SN54LS646 THRU SN54LS649, SN74LS646 THRU SN74LS649 OCTAL BUS TRANSCEIVERS AND REGISTERS

SDLS190A - DECEMBER 1982 - REVISED MAY 2004



Enable  $(\overline{G})$  and direction (DIR) pins are provided to control the transceiver functions. In the transceiver mode, data present at the high-impedance port may be stored in either register or in both. The select controls (SAB and SBA) can multiplex stored and real-time (transparent mode) data. The direction control determines which bus will receive data when enable  $\overline{G}$  is active (low). In the isolation mode (control  $\overline{G}$  high), A data may be stored in one register and/or B data may be stored in the other register.

When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B, may be driven at a time.

The SN54' family is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C. The SN74' family is characterized for operation from 0° to 70°C.

|   |     | INPU   | 'S     |     |     | DATA          | A 1/0†        | OPERATION OR FUNCTION     |                           |  |  |  |
|---|-----|--------|--------|-----|-----|---------------|---------------|---------------------------|---------------------------|--|--|--|
| G | DIR | CAB    | CBA    | SAB | SBA | A1 THRU A8    | B1 THRU B8    | LS646, LS647              | LS648, LS649              |  |  |  |
| X | Х   | t      | ×      | x   | Х   | Input         | Not specified | Store A, B unspecified    | Store A, B unspecified    |  |  |  |
| х | X   | X      | 1      | х   | х   | Not specified | Input         | Stare B, A unspecified    | Store B, A unspecified    |  |  |  |
| н | х   | t      | †      | х   | Х   | Input         | Input         | Store A and B Data        | Store A and B Data        |  |  |  |
| н | Х   | H or L | HorL   | Х   | x   | mpur          | Input         | Isolation, hold storage   | Isolation, hold storage   |  |  |  |
| L | L   | х      | х      | X   | L   | Butaut        |               | Reat-Time 8 Data to A Bus | Real-Time B Data to A Bus |  |  |  |
| L | L   | х      | H or L | Х   | н   | Output        | Input         | Stored B Data to A Bus    | Stored B Data to A Bus    |  |  |  |
| Ł | H   | х      | x      | L   | X   | t             | 0             | Real-Time A Data to B Bus | Real-Time A Data to B Bus |  |  |  |
| L | н   | H or L | х      | н   | х   | fnput         | Output        | Stored A Data to B Bus    | Stored A Data to B Bus    |  |  |  |

### FUNCTION TABLE

<sup>†</sup> The data output functions may be enabled or disabled by various signals at the G and DIR inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every low-to-high transition on the clock inputs.



logic diagrams (positive logic)







Pin numbers shown are for DW, JT, and NT packages.



### SN54LS646, SN54LS647, SN74LS646, SN74LS647 OCTAL BUS TRANSCEIVERS AND REGISTERS SDLS190A – DECEMBER 1982 – REVISED MAY 2004

logic symbols<sup>†</sup>



<sup>†</sup>These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for DW, JT, and NT packages.





logic symbols<sup>†</sup> (continued)

<sup>†</sup>These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for DW, JT, and NT packages.



## SN54LS646 THRU SN54LS649 SN74LS646 THRU SN74LS649 OCTAL BUS TRANSCEIVERS AND REGISTERS SDLS190A - DECEMBER 1982 - REVISED MAY 2004

50130A - DECEMBER 1302 - REVISED MAT 2004

schematics of inputs and outputs











### SN54LS646, SN54LS648, SN74LS646, SN74LS648 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS SDLS190A – DECEMBER 1982 – REVISED MAY 2004

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub>       | ,                                  |
|---------------------------------------|------------------------------------|
| Input voltage: Control inputs         |                                    |
|                                       |                                    |
| Operating free-air temperature range: | SN54LS646, SN54LS648 55°C to 125°C |
|                                       | SN74LS646, SN74LS648 0°C to 70°C   |
| Storage temperature range             | $-65^{\circ}C$ to $150^{\circ}C$   |

### recommended operating conditions

|                 |                                |                                | SN  | 54LS640 | 5/648 | SN7  | UNIT |      |      |
|-----------------|--------------------------------|--------------------------------|-----|---------|-------|------|------|------|------|
|                 |                                |                                | MIN | NOM     | MAX   | MIN  | NOM  | MAX  | UNIT |
| Vcc             | Supply voltage                 |                                | 4.5 | 5       | 5.5   | 4.75 | 5    | 5.25 | V    |
| ViH             | High-level input voltage       |                                | 2   |         |       | 2    |      |      | V    |
| VIL             | Low-level input voltage        |                                |     | 8 - E - | 0.5   |      |      | 0.6  | V    |
| юн              | High-level output current      |                                |     |         | - 12  |      |      | - 15 | mA   |
| IOL             | Low-level output current       |                                |     |         | 12    |      |      | 24   | mA   |
|                 |                                | CBA or CAB high                | 15  |         |       | 15   |      |      |      |
| t <sub>w</sub>  | Pulse duration                 | CBA or CAB low                 | 30  |         |       | 30   |      |      | ns   |
|                 |                                | Data high or low               | 30  |         |       | 30   |      | -    |      |
|                 | Setup time                     | A                              |     | _       |       |      |      |      |      |
| t <sub>su</sub> | before CAB1 or CBA1            | A or B                         | 15  |         |       | 15   |      |      | ns   |
| •.              | Hold time                      |                                |     |         |       |      |      | -    |      |
| <sup>t</sup> h  | after CAB† or CBA†             | A or B .                       | 0   |         |       | 0    |      |      | ns   |
| TA              | Operating free-air temperature | Operating free-air temperature |     |         | 125   | 0    |      | 70   | °C   |

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAN                                             | ETED            |                        | TEST CONDIT                 | IONE <sup>†</sup>         | SN5  | i4LS646 | /648  | SN7  | 4LS646 | /648  | UNIT |  |  |
|---------------------------------------------------|-----------------|------------------------|-----------------------------|---------------------------|------|---------|-------|------|--------|-------|------|--|--|
| FARAIV                                            | IETER           |                        | TEST CONDIT                 | IUNSI                     | MIN  | TYP‡    | MAX   | MIN  | TYP‡   | MAX   | UNIT |  |  |
| VIK                                               |                 | V <sub>CC</sub> = MIN, | lj = — 18 mA                |                           |      |         | - 1.5 | T    |        | - 1.5 | V    |  |  |
| Hysteresis<br>(V <sub>T+</sub> –V <sub>T</sub> _) | A or B<br>input | V <sub>CC</sub> = MIN  |                             |                           | 0.1  | 0.4     |       | 0.2  | 0.4    |       | v    |  |  |
|                                                   |                 | V <sub>CC</sub> = MIN, | $\chi_{111} = 2\chi$        | I <sub>OH</sub> = - 3 mA  | 2.4  | 3.4     |       | 2.4  | 3.4    |       |      |  |  |
| ⊻он                                               |                 | V <sub>IL</sub> = MAX  | VIH - 2 V,                  | I <sub>OH</sub> = - 12 mA | 2    |         |       |      |        |       | v    |  |  |
|                                                   |                 |                        |                             | I <sub>ОН</sub> = 15 mA   |      |         |       | 2    |        |       |      |  |  |
| Vol                                               |                 | Vcc = MIN,             | V <sub>1H</sub> = 2 V,      | loL = 12 mA               |      | 0.25    | 0.4   |      | 0.25   | 0.4   | v    |  |  |
|                                                   |                 | V <sub>IL</sub> = MAX  |                             | I <sub>OL</sub> = 24 mA   |      |         |       |      | 0.35   | 0.5   | 0.5  |  |  |
| Ц                                                 | Control inputs  | V <sub>CC</sub> = MAX, | V   = 7 V                   |                           |      |         | 0.1   |      |        | 0,1   | - mA |  |  |
| · · · · · · · · · · · · · · · · · · ·             | A or B ports    | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 5.5 V      |                           |      |         | 0.1   |      |        | 0.1   |      |  |  |
| ηн                                                | Control inputs  | V <sub>CC</sub> = MAX, | V1=27V                      |                           |      |         | 20    |      |        | 20    | UA   |  |  |
|                                                   | A or B ports    |                        | • 1 2.7 •                   |                           |      |         | 20    |      |        | 20    |      |  |  |
| ЦL                                                | Control inputs  | Voo = MAX              | $V_{1} = 0.4 V$             |                           |      |         | - 0.4 |      |        | - 0.4 | mA   |  |  |
|                                                   | A or B ports    |                        | $V_{CC} = MAX, V_1 = 0.4 V$ |                           |      |         | - 0.4 |      |        | - 0.4 |      |  |  |
| los§                                              |                 | V <sub>CC</sub> = MAX, | V <sub>O</sub> = 0 V        |                           | - 40 |         | - 225 | - 40 |        | - 225 | mA   |  |  |
|                                                   |                 |                        |                             | Outputs high              |      | 91      | 145   |      | 91     | 145   |      |  |  |
|                                                   | L\$646          |                        |                             | Outputs low               |      | 103     | 165   |      | 103    | 165   |      |  |  |
| <sup>I</sup> cc                                   |                 | $V_{00} = MAX$         |                             | Outputs disabled          |      | 103     | 165   |      | 103    | 165   | mA   |  |  |
| ·                                                 |                 | V <sub>CC</sub> = MAX  |                             | Outputs high              |      | . 91    | 145   |      | 91     | 145   | U/A  |  |  |
|                                                   | LS648           |                        |                             | Outputs low               |      | 103     | 165   |      | 103    | 165   |      |  |  |
|                                                   |                 |                        |                             | Outputs disabled          |      | 120     | 180   |      | 120    | 180   |      |  |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

 $^{\ddagger}$  All typical values are at V\_CC = 5 V, T\_A = 25 °C.

<sup>5</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

 $\P$  For I/O ports, the parameters  $I_{IH}$  and  $I_{IL}$  include the off-state output current,



# SN54LS646, SN54LS648, SN74LS646, SN74LS648 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS SDLS190A - DECEMBER 1982 - REVISED MAY 2004

|                  | FROM                                | то       |                                                 | 1   | LS646 |     | 1   | LS648 |     |      |
|------------------|-------------------------------------|----------|-------------------------------------------------|-----|-------|-----|-----|-------|-----|------|
| PARAMETER        | (INPUT)                             | (OUTPUT) | TEST CONDITIONS                                 | MIN | TYP   | MAX | MIN | TYP   | MAX | UNIT |
| <sup>t</sup> PLH | CAB or CBA                          | A or B   |                                                 |     | 15    | 25  |     | 15    | 25  | ns   |
| <sup>t</sup> PHL | CAD OF CDA                          | Auro     |                                                 |     | 23    | 35  |     | 24    | 40  | ns   |
| tplh             | A or B                              | B or A   |                                                 |     | 12    | 18  |     | 12    | 18  | ns   |
| <sup>t</sup> PHL | AUL                                 | BUR      |                                                 |     | 13    | 20  |     | 15    | 25  | កទ   |
| <sup>T</sup> PLH | SAB or SBA <sup>†</sup><br>with Bus |          |                                                 |     | 26    | 40  |     | 37    | 55  | ns   |
| tPHL             | input high                          | A or B   | R <sub>L</sub> = 667 Ω. C <sub>L</sub> = 45 pF, |     | 21    | 35  |     | 24    | 40  | ns   |
| <sup>t</sup> PLH | SAB or SBA <sup>†</sup><br>with Bus | AOL      | See Note 2                                      |     | 33    | 50  |     | 26    | 40  | ns   |
| <sup>t</sup> PHL | input low                           |          |                                                 |     | 14    | 25  |     | 23    | 40  | nş   |
| <sup>t</sup> PZH | ि                                   |          |                                                 |     | 33    | 55  |     | 30    | 50  | ns   |
| <sup>t</sup> PZ1 | G                                   | A or B   |                                                 |     | 42    | 65  |     | 37    | 55  | ns   |
| <sup>t</sup> PZH |                                     | AULE     |                                                 |     | 28    | 45  |     | 23    | 40  | пŝ   |
| TPZL             | DIR                                 |          |                                                 |     | 39    | 60  |     | 30    | 45  | nş   |
| <sup>t</sup> PHZ | G                                   |          |                                                 |     | 23    | 35  |     | 28    | 45  | ns   |
| TPLZ             | G                                   | A        | RL=667Ω, CL=5pF,                                |     | 22    | 35  |     | 22    | 35  | nş   |
| TPHZ             | DIR                                 | A or B   | See Note 2                                      |     | 20    | 30  |     | 24    | 35  | nŝ   |
| <sup>t</sup> PLZ |                                     |          |                                                 |     | 19    | 30  |     | 19    | 30  | ns   |

## switching characteristics, V<sub>CC</sub> = 5 V, $T_A = 25^{\circ}C$

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite to that of the input. NOTE 2: Load circuits and voltage waveforms are shown in Section 1.



## SN54LS647, SN54LS649, SN74LS647, SN74LS649 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH OPEN-COLLECTOR OUTPUTS SDLS190A - DECEMBER 1982 - REVISED MAY 2004

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)         |                                    |
|------------------------------------------|------------------------------------|
| Input voltage (control inputs)           |                                    |
| Off-state output voltage (A and B ports) | 5.5 V                              |
| Operating free-air temperature range: SN | 54LS647, SN54LS649                 |
| S                                        | 74LS647, SN74LS649                 |
| Storage temperature range                | $-65^{\circ}$ C to $150^{\circ}$ C |

#### recommended operating conditions

|                 |                                     |                  |      | N64LS6  |     |      | N74LS6 |      | UNIT       |  |
|-----------------|-------------------------------------|------------------|------|---------|-----|------|--------|------|------------|--|
|                 |                                     |                  | 8    | N54LS6  | 49  | s    | N74LS6 | 549  |            |  |
|                 |                                     |                  | MIN  | NOM     | MAX | MIN  | NOM    | MAX  |            |  |
| Vcc             | Supply voltage                      |                  | 4.5  | 5       | 5.5 | 4.75 | 5      | 5.25 | V          |  |
| ViH             | High-level input voltage            |                  | 2    |         |     | 2    |        |      | V          |  |
| VIL             | Low-level input voltage             |                  |      |         | 0.5 |      |        | 0.6  | V          |  |
| √он             | High-level output voltage           |                  |      |         | 5.5 |      |        | 5.5  | V          |  |
| 10L             | Low-level output voltage            |                  |      |         | 12  |      |        | 24   | mA         |  |
|                 |                                     | CBA or CAB high  | 15   |         |     | 15   |        |      |            |  |
| <sup>t</sup> w  | Pulse duration                      | CBA or CAB low   | 30   |         |     | 30   |        |      | ns         |  |
|                 | Γ                                   | Data high or low | 30   |         |     | 30   |        |      |            |  |
| t <sub>su</sub> | Setup time<br>before CAB t or CBA t | A or B           | 15   | · ·· ·· |     | 15   |        |      | <b>N</b> 5 |  |
| th              | Hold time<br>after CAB1 or CBA1     | A or B           | 0    |         | •   | 0    |        |      | <b>N</b> 5 |  |
| TA              | Operating free-air temperat         | ure              | - 55 |         | 125 | 0    |        | 70   | °C         |  |

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                         |              | TEST CONDITIONS <sup>†</sup>                                             |                        | SN54LS647<br>SN54LS649 |      |       | SN74LS647<br>SN74LS649 |              |            | UNIT |
|---------------------------------------------------|--------------|--------------------------------------------------------------------------|------------------------|------------------------|------|-------|------------------------|--------------|------------|------|
|                                                   |              |                                                                          |                        |                        | TYP‡ | MAX   | MIN TYPE M             | MAX          |            |      |
| VIK                                               |              | V <sub>CC</sub> = MIN, I <sub>1</sub> = - 18 mA                          |                        |                        |      | - 1.5 |                        |              | - 1.5      | V    |
| Hysteresis<br>(V <sub>T+</sub> -V <sub>T-</sub> ) | A or B input | V <sub>CC</sub> = MIN                                                    |                        | 0.1                    | 0.4  |       | 0.2                    | 0.4          |            | v    |
| łон                                               | •            | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,<br>V <sub>OH</sub> = 5.5 V | V <sub>IL</sub> = MAX, |                        |      | 0.1   |                        |              | 0.1        | mА   |
| VOL                                               |              | $V_{CC} = MIN, V_{IH} = 2 V,$<br>$V_{IL} = MAX$                          | IOL = 12 mA            |                        | 0.25 | 0.4   |                        | 0.25<br>0.35 | 0.4<br>0.5 | v    |
| 1.                                                | A or B       |                                                                          | V <sub>1</sub> = 5.5 V | 1                      |      | 0.1   | T                      |              | 0.1        |      |
| 11                                                | All others   | V <sub>CC</sub> = MAX                                                    | V1 = 7 V               | 0.1                    |      |       |                        |              | 0.1        | mA   |
| Чн                                                |              | V <sub>CC</sub> = MAX, V <sub>I</sub> = 2.7 V                            | •                      |                        |      | 20    | 1                      |              | 20         | μA   |
| ΗL.                                               |              | V <sub>CC</sub> = MAX, V <sub>1</sub> = 0.4 V                            |                        |                        |      | - 0.4 | 1                      |              | - 0.4      | mA   |
|                                                   | 'LS647       |                                                                          | Outputs high           |                        | 79   | 130   | [                      | 79           | 130        |      |
| laa                                               |              | V <sub>CC</sub> = MAX, Outputs open                                      | Outputs low            |                        | 94   | 150   | I                      | 94           | 150        |      |
| lcc                                               | 'L\$649      |                                                                          | Outputs high           |                        | 79   | 130   |                        | 79           | 130        | mΑ   |
|                                                   | L3049        | V <sub>CC</sub> = MAX, Outputs open                                      | Outputs low            |                        | 94   | 150   |                        | 94           | 150        |      |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

I All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .



# SN54LS647, SN54LS649, SN74LS647, SN74LS649 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH OPEN-COLLECTOR OUTPUTS SDLS190A - DECEMBER 1982 - REVISED MAY 2004

| PARAMETER        | FROM                                | то     | TEST CONDUTIONS   | [   | 'LS647 |     |     | 'L\$649 |     |      |
|------------------|-------------------------------------|--------|-------------------|-----|--------|-----|-----|---------|-----|------|
|                  | (INPUT)                             |        | TEST CONDITIONS   | MIN | ТҮР    | MAX | MIN | TYP     | MAX | UNIT |
| <sup>t</sup> PLH | CAB or CBA                          | A or B |                   |     | 22     | 35  |     | 17      | 30  | ns   |
| <sup>t</sup> PHL | CAB OF CBA                          | AOLD   |                   |     | 28     | 45  |     | 28      | 45  | ភទ   |
| трцн             | AorB                                | B or A |                   | [   | 17     | 26  |     | 15      | 25  | ns   |
| <sup>t</sup> PHL |                                     | BURA   |                   |     | 18     | 27  |     | 20      | 30  | ns   |
| <sup>t</sup> PLH | SAB or SBA <sup>†</sup>             |        |                   |     | 33     | 50  |     | 37      | 55  | ns   |
| <sup>t</sup> PHL | with Bus<br>input high              | A or B | RL=667Ω, CL=45pF, |     | 29     | 45  |     | 28      | 45  | ۳s   |
| <sup>t</sup> PLH | SAB or SBA <sup>†</sup><br>with Bus | AorB   | See Note 2        |     | 39     | 60  |     | 30      | 45  | ns   |
| <sup>t</sup> PHL | input low                           |        |                   |     | 19     | 30  |     | 26      | 40  | ns   |
| <u>tPLH</u>      | G                                   |        |                   |     | 25     | 40  |     | 21      | 40  | ٢ıs  |
| <sup>t</sup> PHL | 3                                   | 0 R    |                   |     | 33     | 50  |     | 34      | 50  | ns   |
| TPLH             | DIR                                 | A or B | ( F               |     | 23     | 35  |     | 19      | 30  | ns   |
| <sup>T</sup> PHL |                                     |        |                   |     | 25     | 40  |     | 27      | 45  | ns   |

## switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = $25^{\circ}$ C

<sup>†</sup> These parameters are measured with the internal outputs state of the storage register opposite to that of the bus input. NOTE 2: Load circuits and voltage waveforms are shown in Section 1.



## PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Packag<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|---------------|---------------------------|------------------|------------------------------|
| SN74LS646DW      | ACTIVE                | SOIC            | DW                 | 24   | 25            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS646DWE4    | ACTIVE                | SOIC            | DW                 | 24   | 25            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS646DWR     | ACTIVE                | SOIC            | DW                 | 24   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS646DWRE4   | ACTIVE                | SOIC            | DW                 | 24   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS646NT      | ACTIVE                | PDIP            | NT                 | 24   | 15            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74LS646NT3     | OBSOLETE              | PDIP            | NT                 | 24   |               | TBD                       | Call TI          | Call TI                      |
| SN74LS646NTE4    | ACTIVE                | PDIP            | NT                 | 24   | 15            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74LS647DW      | OBSOLETE              | SOIC            | DW                 | 24   |               | TBD                       | Call TI          | Call TI                      |
| SN74LS647NT      | OBSOLETE              | PDIP            | NT                 | 24   |               | TBD                       | Call TI          | Call TI                      |
| SN74LS648DW      | ACTIVE                | SOIC            | DW                 | 24   | 25            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS648DWE4    | ACTIVE                | SOIC            | DW                 | 24   | 25            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS648NT      | ACTIVE                | PDIP            | NT                 | 24   | 15            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74LS648NTE4    | ACTIVE                | PDIP            | NT                 | 24   | 15            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74LS649NT      | OBSOLETE              | PDIP            | NT                 | 24   |               | TBD                       | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited



6-Dec-2006

information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **MECHANICAL DATA**

MPDI004 - OCTOBER 1994

### NT (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

24 PINS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice.



DW (R-PDSO-G24)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products           |                        | Applications       |                           |  |
|--------------------|------------------------|--------------------|---------------------------|--|
| Amplifiers         | amplifier.ti.com       | Audio              | www.ti.com/audio          |  |
| Data Converters    | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |  |
| DSP                | dsp.ti.com             | Broadband          | www.ti.com/broadband      |  |
| Interface          | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |  |
| Logic              | logic.ti.com           | Military           | www.ti.com/military       |  |
| Power Mgmt         | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |  |
| Microcontrollers   | microcontroller.ti.com | Security           | www.ti.com/security       |  |
| Low Power Wireless | www.ti.com/lpw         | Telephony          | www.ti.com/telephony      |  |
|                    |                        | Video & Imaging    | www.ti.com/video          |  |
|                    |                        | Wireless           | www.ti.com/wireless       |  |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated