# DM54176/DM74176, DM54177/DM74177 Presettable Decade and Binary Counters ### **General Description** These high-speed counters consist of four d-c coupled. master-slave flip-flops which are internally interconnected to provide either a divide-by-two and a divide-byfive counter (176) or a divide-by-two and a divide-by-eight counter (177). These counters are fully programmable; that is, the outputs may be preset to any state by placing a low on the count/load input and entering the desired data at the data inputs. The outputs will change independent of the state of the clocks. During the count operation, transfer of information to the outputs occurs on the negative-going edge of the clock pulse. These counters feature a direct clear which, when taken low, sets all outputs low regardless of the state of the clocks. These counters may also be used as 4-bit latches by using the count / load input as the strobe and entering data at the data inputs. The outputs will directly follow the data inputs when the count/load is low, but will remain unchanged when the count/load is high and the clock inputs are inactive. (Continued) ### **Features** - Performs BCD, bi-quinary, or binary counting - Fully programmable - Fully independent clear input - Output Q<sub>A</sub> maintains full fan-out capability in addition to driving clock-2 input - Typical count frequency Clock 1 50 MHz Clock 2 25 MHz Typical power dissipation 150 mW ## Absolute Maximum Ratings (Note 1) Supply Voltage 7V Input Voltage 5.5V Storage Temperature Range - 65 °C to 150 °C Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device can not be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ### Connection Diagram ### Dual-In-Line Package Note: Low input to clear sets QA, QB, QC and QD low. 54176 (J) 54177 (J) 74176 (N) 74177 (N) ### General Description (Continued) ### **TYPICAL COUNT CONFIGURATIONS 176** The output of flip-flop A is not internally connected to the succeeding flip-flops; therefore, the count may be operated in three independent modes: - When used as a BCD decade counter, the clock-2 input must be externally connected to the QA output. The clock-1 input receives the incoming count, and a count sequence is obtained in accordance with the BCD count sequence function table. - 2. If a symmetrical divide-by-ten count is desired for frequency synthesizers (or other applications requiring division of a binary count by a power of ten), the QD output must be externally connected to the clock-1 input. The input count is then applied at the clock-2 input and a divide-by-ten square wave is obtained at output QA in accordance with the biquinary function table. - For operation as a divide-by-two counter and a divideby-five counter, no external interconnections are required. Flip-flop A is used as a binary element for the divide-by-two function. The clock-2 input is used to obtain binary divide-by-five operation at the Op. QC. and Q<sub>D</sub> outputs. In this mode, the two counters operate independently; however, all four flip-flops are loaded and cleared simultaneously. ### 177 The output of flip-flop A is not internally connected to the succeeding flip-flops; therefore the counter may be operated in two independent modes: - When used as a high-speed 4-bit ripple-through counter, output Q<sub>A</sub> must be externally connected to the clock-2 input. The input count pulses are applied to the clock-1 input. Simultaneous divisions by 2, 4, 8, and 16 are performed at the Q<sub>A</sub>, Q<sub>B</sub>, Q<sub>C</sub> and Q<sub>D</sub> outputs as shown in the function table. - 2. When used as a 3-bit ripple-through counter, the input count pulses are applied to the clock-2 input. Simultaneous frequency divisions by 2, 4, and 8 are available at the QB, QC, and QD outputs. Independent use of flip-flop A is available if the load and clear functions coincide with those of the 3-bit ripple-through counter. ### **Function Tables** 176 Decade (BCD) (See Note A) | Count | | Output | | | | | | | |--------|-----|--------|----|----|--|--|--|--| | | QD | ac | QB | QA | | | | | | 0 | L | L | L | L | | | | | | 1 | L | L | L | Н | | | | | | 2 | L | L | н | L | | | | | | 2<br>3 | L | L | н | н | | | | | | 4 | L | н | L | L | | | | | | 5 | L | н | L | Н | | | | | | 6 | L | н | Н | L | | | | | | 7 | l L | н | н | н | | | | | | 8 | н | L | L | L | | | | | | 9 | н | L | L | Н | | | | | H = High Level, L = Low Level Note A: Output QA connected to clock-2 input. Note B: Output QD connected to clock-1 input. 176 (See Note B) | Count | Output | | | | | | | |-------|--------|----|----|----|--|--|--| | Count | QA | QD | ac | QB | | | | | 0 | L | L | L | L | | | | | 1 | L | L | L | н | | | | | 2 | L. | L | н | L | | | | | 3 | L | L | н | н | | | | | 4 | L | н | L | Ł | | | | | 5 | н | L | L | L | | | | | 6 | Н | L | L | н | | | | | 7 | H | L | н | L | | | | | 8 | H | L | н | н | | | | | 9 | Н | н | L | L | | | | 177 (See Note A) | 0 | | Output | | | | | | | |-------|----|--------|----|----|--|--|--|--| | Count | QD | ac | QB | QA | | | | | | 0 | L | L | L | L | | | | | | 1 | L | L | L | Н | | | | | | 2 | L | L | н | L | | | | | | 3 | L | L | н | Н | | | | | | 4 | L | н | L | L | | | | | | 5 | L | н | L | Н | | | | | | 6 | L | н | н | L | | | | | | 7 | L | н | н | н | | | | | | 8 | H | L | L | L | | | | | | 9 | н | L | L | Н | | | | | | 10 | Н | L | н | L | | | | | | 11 | H | L | н | н | | | | | | 12 | H | н | L | L | | | | | | 13 | н | н | L | Н | | | | | | 14 | Н | н | Н | L | | | | | | 15 | н | Н | н | Н | | | | | # **Recommended Operating Conditions** | _ | Parameter | | | DM54176 | | | DM74176 | | | |------------------|----------------------------------|--------------|------|---------|-------|------|---------|-------|-------| | Sym | | | Min | Nom | Max | Min | Nom | Max | Units | | v <sub>cc</sub> | Supply Voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | v | | V <sub>IH</sub> | High Level Input<br>Voltage | | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low Level Input<br>Voltage | | | | 0.8 | | | 0.8 | V | | 1 <sub>ОН</sub> | High Level Outpu<br>Current | t | | | - 0.8 | | | - 0.8 | mA | | loL | Low Level Output<br>Current | | | | 16 | | | 16 | mA | | f <sub>CLK</sub> | Clock Frequency | (Clock 1) | 0 | | 35 | 0 | | 35 | MHz | | t <sub>W</sub> | Pulse Width | Clock 1 | 14 | | | 14 | | | ns | | | | Clock 2 | 28 | | | 28 | | | • | | | | Clear | 25 | | | 25 | _ | | | | | | Load | 20 | | | 20 | | | | | t <sub>SU</sub> | Setup Time | Data<br>High | 15 | | | 15 | | | ns | | | | Data<br>Low | 20 | | | 20 | | | | | t <sub>H</sub> | Data Hold Time | | 20 | | | 20 | | | ns | | t <sub>EN</sub> | Count Enable Tim<br>(Note 1) | ne | 25 | | | 25 | | | лѕ | | TA | Free Air Operatin<br>Temperature | 9 | - 55 | | 125 | 0 | | 70 | °C | Note 1: Count enable time is the interval immediately preceding the negative-going edge of the clock pulse during which the count/load and clear inputs must both be high to ensure counting. # DM54176/DM74176, DM54177/DM74177 ## '176 Electrical Characteristics over recommended operating free air temperature (unless otherwise noted) | Sym | Parameter | Conditions | | Min | Typ<br>(Note 1) | Max | Units | |-----------------|---------------------------------|-----------------------------------------------------------------------------------|------------|------|-----------------|-------|-------| | $V_{l}$ | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>1</sub> = - | – 12 mA | | | 1.5 | ٧ | | V <sub>OH</sub> | High Level Output<br>Voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = V <sub>IL</sub> = Max, V <sub>IH</sub> = | | 2.4 | 3.4 | | ٧ | | V <sub>OL</sub> | Low Level Output<br>Voltage | $V_{CC} = Min$ , $I_{OL} = Max$ $V_{IH} = Min$ , $V_{IL} = Max$ (Note 4) | | | 0.2 | 0.4 | ٧ | | 1, | Input Current@Max Input Voltage | V <sub>CC</sub> = Max, V <sub>i</sub> = | 5.5V | | | 1 | mA | | I <sub>IH</sub> | | V <sub>CC</sub> = Max | Count/Load | | | 40 | μА | | | | V <sub>1</sub> = 2.4V | Data | | | 40 | | | | | | Clear | | | 80 | | | | | | Clock 1 | | | 80 | | | | | | Clock 2 | | | 120 | | | I <sub>IL</sub> | Low Level Input | V <sub>CC</sub> = Max | Count/Load | | | - 1.6 | mA | | | Current | $V_I = 0.4V$ | Data | | | - 1.6 | | | | | | Clear | | | - 3.2 | | | | | | Clock 1 | | | - 4.8 | | | | | | Clock 2 | | | - 4.8 | | | los | Short Circuit | V <sub>CC</sub> = Max | DM54 | - 20 | | - 57 | mĀ | | | Output Current | (Note 2) | DM74 | - 18 | | - 57 | | | Icc | Supply Current | V <sub>CC</sub> = Max (Note | ∋ 3) | | 30 | 48 | mA | Note 1: All typicals are at $V_{CC} = 5V$ , $T_A = 25$ °C. Note 2: Not more than one output should be shorted at a time. Note 3: I<sub>CC</sub> is measured with all inputs grounded and all outputs open. Note 4: Q<sub>A</sub> outputs are tested at I<sub>OL</sub> = Max plus the limit value of I<sub>IL</sub> for the Clock 2 input. This permits driving the Clock 2 input while maintaining full fanout capability. # '176 Switching Characteristics at $V_{CC}=5V$ and $T_A=25$ °C (See Section 1 for Test Waveforms and Output Load) | Parameter | From<br>(Input)<br>To | | R <sub>L</sub> = 400Ω<br>C <sub>L</sub> = 15 pF | | | | | |------------------------------------------------------------------------|---------------------------------|-----|-------------------------------------------------|-----|-----|--|--| | | (Output) | Min | Тур | Max | | | | | f <sub>MAX</sub> Maximum Clock<br>Frequency | Clock 1<br>to<br>Q <sub>A</sub> | 35 | 50 | | MHz | | | | t <sub>PLH</sub> Propagation Delay<br>Time Low to High<br>Level Output | Clock 1<br>to<br>Q <sub>A</sub> | | 9 | 13 | ns | | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Clock 1<br>to<br>Q <sub>A</sub> | | 11 | 17 | ns | | | | t <sub>PLH</sub> Propagation Delay<br>Time Low to High<br>Level Output | Clock 2<br>to<br>Q <sub>B</sub> | | 12 | 18 | ns | | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Clock 2<br>to<br>Q <sub>B</sub> | | 14 | 21 | ns | | | | t <sub>PLH</sub> Propagation Delay<br>Time Low to High<br>Level Output | Clock 2<br>to<br>Q <sub>C</sub> | | 27 | 41 | ns | | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Clock 2<br>to<br>Q <sub>C</sub> | | 34 | 51 | ns | | | | t <sub>PLH</sub> Propagation Delay<br>Time Low to High<br>Level Output | Clock 2<br>to<br>Q <sub>D</sub> | | 13 | 20 | ns | | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Clock 2<br>to<br>Q <sub>D</sub> | | 17 | 26 | ns | | | | t <sub>PLH</sub> Propagation Delay<br>Time Low to High<br>Level Output | Data<br>to<br>Output | | 19 | 29 | ns | | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Data<br>to<br>Output | | 31 | 46 | ns | | | | t <sub>PLH</sub> Propagation Delay<br>Time Low to High<br>Level Output | Load<br>to<br>Any Q | | 29 | 43 | ns | | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Load<br>to<br>Any Q | | 32 | 48 | ns | | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Clear<br>to<br>Any Q | | 32 | 48 | ns | | | # DM54176/DM74176, DM54177/DM74177 # Recommended Operating Conditions | | | | | DM54177 | | | DM74177 | | | |------------------|---------------------------------|--------------|------|---------|-------|------|---------|-------|----------| | Sym | Parar | meter | Min | Nom | Max | Min | Nom | Max | Units | | Vcc | Supply Voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | V <sub>IH</sub> | High Level Input<br>Voltage | | 2 | · | | 2 | | | V | | VIL | Low Level Input<br>Voltage | | | | 0.8 | | | 0.8 | ٧ | | Гон | High Level Outp | ut | | | - 0.8 | | | - 0.8 | mA | | I <sub>OL</sub> | Low Level Outpu<br>Current | ıt | | | 16 | | | 16 | mA | | f <sub>CLK</sub> | Clock Frequency | (Clock 1) | 0 | | 35 | 0 | | 35 | MHz | | tw | Pulse Width | Clock 1 | 14 | | | 14 | | | ns | | | | Clock 2 | 28 | | | 28 | | | | | | | Clear | 25 | | | 25 | | | | | | | Load | 20 | | | 20 | | | | | t <sub>su</sub> | Setup Time | Data<br>High | 15 | | | 15 | | | ns | | | | Data<br>Low | 20 | | | 20 | | | <b>]</b> | | t <sub>H</sub> | Hold Time | | , 20 | | | 20 | | | ns | | t <sub>EN</sub> | Count Enable Ti<br>(Note 1) | me | 25 | | | 25 | | | ns | | TA | Free Air Operati<br>Temperature | ng | - 55 | | 125 | 0 | | 70 | °C | Note 1: Count enable time is the interval immediately preceding the negative-going edge of the clock pulse during which the count/load and clear inputs must both be high to ensure counting. ### '177 Electrical Characteristics over recommended operating free air temperature (unless otherwise noted) | Sym | Parameter | Conditions | | Min | Typ<br>(Note 1) | Max | Units | | |-----------------|-------------------------------------|-----------------------------------------------------------------------------------|------------|------------|-----------------|-------|-------|----| | V <sub>I</sub> | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>I</sub> = - | - 12 mA | | | - 1.5 | ٧ | | | V <sub>ОН</sub> | High Level Output<br>Voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = V <sub>IL</sub> = Max, V <sub>IH</sub> = | | 2.4 | 3.4 | | ٧ | | | V <sub>OL</sub> | Low Level Output<br>Voltage | $V_{CC} = Min, I_{OL} = Max$ $V_{IH} = Min, V_{IL} = Max$ (Note 4) | | | 0.2 | 0.4 | ٧ | | | l <sub>1</sub> | Input Current@Max<br>Input Voltage | V <sub>CC</sub> = Max, V <sub>I</sub> = | 5.5V | | | 1 | mA | | | l <sub>IH</sub> | I <sub>IH</sub> High Level Input | , , | | Count/Load | | | 40 | μΑ | | Current | nt $V_1 = 2.4V$ | Data | | | 40 | | | | | | | | Clear | | | 80 | | | | | | | Clock 1 | | | 80 | | | | | | | Clock 2 | | | 80 | | | | I <sub>IL</sub> | Low Level Input | , , , | Count/Load | | | - 1.6 | mA | | | | Current | | Data | | | - 1.6 | | | | | | Clear | | | - 3.2 | | | | | | | | Clock 1 | | | - 4.8 | | | | | | | Clock 2 | | | - 3.2 | | | | Ios | Short Circuit V <sub>CC</sub> = Max | DM54 | - 20 | | - 57 | mA | | | | | Output Current | (Note 2) | DM74 | - 18 | | - 57 | | | | Icc | Supply Current | V <sub>CC</sub> = Max (Not | e 3) | | 30 | 48 | mA | | Note 1: All typicals are at $V_{CC} = 5V$ , $T_A = 25$ °C. Note 2: Not more than one output should be shorted at a time. Note 3: I<sub>CC</sub> is measured with all inputs grounded and all outputs open. Note 4: QA outputs are tested at IOL = Max plus the limit value of I<sub>IL</sub> for the Clock 2 input. This permits driving the Clock 2 input while maintaining full fanout capability. # '177 Switching Characteristics at $V_{CC} = 5V$ and $T_A = 25\,^{\circ}\text{C}$ (See Section 1 for Test Waveforms and Output Load) | Parameter | From<br>(Input)<br>To | | R <sub>L</sub> = 400Ω<br>C <sub>L</sub> = 15 pF | | | | |------------------------------------------------------------------------|---------------------------------|-----|-------------------------------------------------|-----|-----|--| | | (Output) | Min | Тур | Max | | | | f <sub>MAX</sub> Maximum Clock<br>Frequency | Clock 1<br>to<br>Q <sub>A</sub> | 35 | 50 | | MHz | | | t <sub>PLH</sub> Propagation Delay<br>Time Low to High<br>Level Output | Clock 1<br>to<br>Q <sub>A</sub> | | 9 | 13 | ns | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Clock 1<br>to<br>Q <sub>A</sub> | | 11 | 17 | ns | | | t <sub>PLH</sub> Propagation Delay<br>Time Low to High<br>Level Output | Clock 2<br>to<br>Q <sub>B</sub> | | 12 | 18 | ns | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Clock 2<br>to<br>Q <sub>B</sub> | | 14 | 21 | ns | | | t <sub>PLH</sub> Propagation Delay<br>Time Low to High<br>Level Output | Clock 2<br>to<br>Q <sub>C</sub> | | 27 | 41 | ns | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Clock 2<br>to<br>Q <sub>C</sub> | | 34 | 51 | ns | | | t <sub>PLH</sub> Propagation Delay<br>Time Low to High<br>Level Output | Clock 2<br>to<br>Q <sub>D</sub> | | 44 | 66 | ns | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Clock 2<br>to<br>Q <sub>D</sub> | | 50 | 75 | ns | | | t <sub>PLH</sub> Propagation Delay<br>Time Low to High<br>Level Output | Data<br>to<br>Output | | 19 | 29 | ns | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Data<br>to<br>Output | | 31 | 46 | ns | | | t <sub>PLH</sub> Propagation Delay<br>Time Low to High<br>Level Output | Load<br>to<br>Any Q | | 29 | 43 | ns | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Load<br>to<br>Any Q | | 32 | 48 | ns | | | t <sub>PHL</sub> Propagation Delay<br>Time High to Low<br>Level Output | Clear<br>to<br>Any Q | | 32 | 48 | ns | |