## 54F/74F545 # Octal Bidirectional Transceiver With 3-State Inputs/Outputs #### Description The 'F545 is an 8-bit, 3-state, high-speed transceiver. It provides bidirectional drive for bus-oriented microprocessor and digital communications systems. Straight through bidirectional transceivers are featured, with 20 mA bus drive capability on the A ports and 64 mA bus drive capability on the B ports. One input, Transmit/Receive $(T/\overline{R})$ determines the direction of logic signals through the bidirectional transceiver. Transmit enables data from A ports to B ports; Receive enables data from B ports to A ports. The Output Enable input disables both A and B ports by placing them in a 3-state condition. - Higher Drive than 8304 - 8-Bit Bidirectional Data Flow Reduces System Package Count - 3-State Inputs/Outputs for Interfacing with Bus-Oriented Systems - 20 mA and 64 mA Bus Drive Capability on A and B Ports, Respectively - Transmit/Receive and Output Enable Simplify Control Logic Ordering Code: See Section 5 ## Logic Symbol #### **Connection Diagrams** Pin Assignment for DIP and SOIC Pin Assignment for LCC and PCC ## Input Loading/Fan-Out: See Section 3 for U.L. definitions | Pin Names | Description | <b>54F/74F(U.L.)</b><br>HIGH/LOW | | |--------------------------------|----------------------------------|----------------------------------|--| | DE | Output Enable Input (Active LOW) | 0.5/0.75 | | | T/R | Transmit/Receive Input | 0.5/0.75 | | | A <sub>0</sub> -A <sub>7</sub> | Side A 3-State Inputs or | 1.75/0.406 | | | | 3-State Outputs | 75/15(12.5) | | | B <sub>0</sub> -B <sub>7</sub> | Side B 3-State Inputs or | 1.75/0.406 | | | | 3-State Outputs | 75/40 (30) | | ## **Truth Table** | Inputs | | Outputs | | | |--------|-----|---------------------|--|--| | ŌĒ | T/R | | | | | L | L | Bus B Data to Bus A | | | | L | н | Bus A Data to Bus B | | | | Н | X | High Z | | | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Z = High Impedance ## Logic Diagram Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. ## DC Characteristics over Operating Temperature Range (unless otherwise specified) | | | 54F/74F | | | | | |--------------|----------------------|---------|----------------|------------------|-------|-----------------------| | Symbol | Parameter | Min | Тур | Max | Units | Conditions | | ICCL<br>ICCZ | Power Supply Current | | 70<br>95<br>85 | 90<br>120<br>110 | mA | V <sub>CC</sub> = Max | ## AC Characteristics: See Section 3 for waveforms and load configurations | Symbol | Parameter | 54F/74F | 54F | 74F | | | |--------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------|----------------------------------------|-------|---------------------| | | | $T_A = +25$ °C<br>$V_{CC} = +5.0$ V<br>$C_L = 50$ pF | $T_A$ , $V_{CC} = Mil$<br>$C_L = 50 pF$ | $T_A$ , $V_{CC} =$ $Com$ $C_L = 50 pF$ | Units | Fig.<br>No. | | | | Min Typ Max | Min Max | Min Max | | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> | 2.5 4.2 6.0<br>2.5 4.6 6.0 | | 2.5 7.0<br>2.5 7.0 | ns | 3-1<br>3-4 | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time | 3.0 5.3 7.0<br>3.5 6.0 8.0 | | 3.0 8.0<br>3.5 9.0 | - ns | 3-1<br>3-12<br>3-13 | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time | 3.0 5.0 6.5<br>2.0 5.0 6.5 | | 3.0 7.5<br>2.0 7.5 | | |