SCDS138 - OCTOBER 2003

- Member of the Texas Instruments Widebus™ Family
- Undershoot Protection for Off-Isolation on A and B Ports Up to -2 V
- B-Port Outputs Are Precharged by Bias Voltage (BIASV) to Minimize Signal Distortion During Live Insertion and Hot-Plugging
- Supports PCI Hot Plug
- Bidirectional Data Flow, With Near-Zero Propagation Delay
- Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical)
- Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5.5 pF Typical)
- Data and Control Inputs Provide Undershoot Clamp Diodes
- Low Power Consumption (I<sub>CC</sub> = 3 μA Max)

- V<sub>CC</sub> Operating Range From 4 V to 5.5 V
- Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V)
- Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22

   2000-V Human-Body Model (A114-B, Class II)
   (A000 V Charged Davise Model (C104)
  - 1000-V Charged-Device Model (C101)
- Supports Both Digital and Analog Applications: PCI Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating

|     | •          | ,               |                 |
|-----|------------|-----------------|-----------------|
| ON  |            | J <sub>24</sub> | V <sub>CC</sub> |
| A1  | 2          | 23              | B1              |
| A2  | <b>[</b> 3 | 22              | B2              |
| A3  | 4          | 21              | B3              |
| A4  | 5          | 20              | B4              |
| A5  | 6          | 19              | B5              |
| A6  | [7         | 18              | B6              |
| A7  | 8 ]        | 17              | B7              |
| A8  | 9          | 16              | B8              |
| A9  | 10         | 15              | B9              |
| A10 | 11         | 14              | B10             |
| GND | 12         | 13              | BIASV           |
|     | -          |                 |                 |

DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW)

#### description/ordering information

The SN74CBT6800C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT6800C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The device also precharges the B port to a user-selectable bias voltage (BIASV) to minimize live-insertion noise.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2003, Texas Instruments Incorporated

SCDS138 - OCTOBER 2003

#### description/ordering information (continued)

The SN74CBT6800C is a 10-bit bus switch with a single output-enable (ON) input. When ON is low, the 10-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When ON is high, the 10-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. The B port is precharged to BIASV through the equivalent of a 10-k $\Omega$  resistor when  $\overline{ON}$  is high, or if the device is powered down ( $V_{CC} = 0 V$ ).

During insertion (or removal) of a card into (or from) an active bus, the card's output voltage may be close to GND. When the connector pins make contact, the card's parasitic capacitance tries to force the bus signal to GND, creating a possible glitch on the active bus. This glitching effect can be reduced by using a bus switch with precharged bias voltage (BIASV) of the bus switch equal to the input threshold voltage level of the receivers on the active bus. This method will ensure that any glitch produced by insertion (or removal) of the card will not cross the input threshold region of the receivers on the active bus, minimizing the effects of live-insertion noise.

This device is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down,  $\overline{ON}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

| TA            | PACKAG            | Eţ            | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |
|---------------|-------------------|---------------|--------------------------|---------------------|--|
|               |                   | Tube          | SN74CBT6800CDW           | ODTODOOO            |  |
|               | SOIC – DW         | Tape and reel | SN74CBT6800CDWR          | CBT6800C            |  |
|               |                   | Tube          | SN74CBT6800CDB           | CT6800C             |  |
| -40°C to 85°C | SSOP – DB         | Tape and reel | SN74CBT6800CDBR          |                     |  |
| -40 C 10 85 C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT6800CDBQR         | CBT6800C            |  |
|               |                   | Tube          | SN74CBT6800CPW           | CT6800C             |  |
|               | TSSOP – PW        | Tape and reel | SN74CBT6800CPWR          |                     |  |
|               | TVSOP – DGV       | Tape and reel | SN74CBT6800CDGVR         | CT6800C             |  |

#### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

| FUNCTION TABLE |                   |                              |  |  |  |  |  |  |  |  |
|----------------|-------------------|------------------------------|--|--|--|--|--|--|--|--|
| INPUT<br>ON    | INPUT/OUTPUT<br>A | FUNCTION                     |  |  |  |  |  |  |  |  |
| L              | В                 | A port = B port              |  |  |  |  |  |  |  |  |
| н              | Z                 | Disconnect<br>B port = BIASV |  |  |  |  |  |  |  |  |



logic diagram (positive logic)



simplified schematic, each FET switch (SW)



 $^{\dagger}\,\text{EN}$  is the internal enable signal applied to the switch.



SCDS138 - OCTOBER 2003

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                              |             |                  |
|--------------------------------------------------------------------|-------------|------------------|
| Bias supply voltage range, BIASV                                   |             |                  |
| Control input voltage range, VIN (see Notes 1 a                    | ind 2)      | –0.5 V to 7 V    |
| Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, a      | and 3)      | –0.5 V to 7 V    |
| Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) |             |                  |
| I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ )               |             | –50 mA           |
| ON-state switch current, II/O (see Note 4)                         |             | ±128 mA          |
| Continuous current through V <sub>CC</sub> or GND termin           | nals        | ±100 mA          |
| Package thermal impedance, $\theta_{JA}$ (see Note 5):             | DB package  | 63°C/W           |
|                                                                    | DBQ package | 61°C/W           |
|                                                                    | DGV package |                  |
|                                                                    | DW package  | 46°C/W           |
|                                                                    | PW package  | 88°C/W           |
| Storage temperature range, T <sub>stg</sub>                        |             | . −65°C to 150°C |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltages are with respect to ground unless otherwise specified.

- 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- 3. VI and VO are used to denote specific conditions for  $V_{I/O}$ .
- 4. II and IO are used to denote specific conditions for  $I_{I/O}$ .
- 5. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions (see Note 6)

|                  |                                  | MIN | MAX             | UNIT |
|------------------|----------------------------------|-----|-----------------|------|
| VCC              | Supply voltage                   | 4   | 5.5             | V    |
| BIASV            | Bias supply voltage              | 0   | V <sub>CC</sub> | V    |
| VIH              | High-level control input voltage | 2   | 5.5             | V    |
| VIL              | Low-level control input voltage  | 0   | 0.8             | V    |
| V <sub>I/O</sub> | Data input/output voltage        | 0   | 5.5             | V    |
| Т <sub>А</sub>   | Operating free-air temperature   | -40 | 85              | °C   |

NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. BIASV is a supply voltage, not a control input.



SCDS138 - OCTOBER 2003

5

10

| PAR                   | AMETER         |                                          | MIN                                                                              | TYP†                                                    | MAX                 | UNIT |                  |    |
|-----------------------|----------------|------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------|---------------------|------|------------------|----|
| VIK                   | Control inputs | V <sub>CC</sub> = 4.5 V,                 | I <sub>IN</sub> = -18 mA                                                         |                                                         |                     |      | -1.8             | V  |
| VIKU                  | Data inputs    | V <sub>CC</sub> = 5 V,                   | 0 mA > I <sub>I</sub> $\ge$ -50 mA,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | Switch OFF                                              |                     |      | -2               | V  |
| V <sub>O(USP)</sub> ‡ | :              | $V_{CC} = BIASV = 5 V,$                  | $I_I = -10 \text{ mA},$<br>$V_{IN} = V_{CC} \text{ or GND},$                     | Switch OFF                                              | 3                   |      |                  | V  |
| VO                    | B port         | $V_{CC} = 0 V,$                          | $BIASV = V_X,$                                                                   | IO = 0                                                  | V <sub>X</sub> -0.1 |      | $V_{\mathbf{X}}$ | V  |
| IIN                   | Control inputs | V <sub>CC</sub> = 5.5 V,                 | $V_{IN} = V_{CC} \text{ or } GND$                                                |                                                         |                     |      | ±1               | μΑ |
| IO                    | B port         | V <sub>CC</sub> = 4.5 V,                 | BIASV = 2.4 V,<br>V <sub>O</sub> = 0,                                            | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND |                     | 0.25 |                  | mA |
| IOZ§                  |                | V <sub>CC</sub> = 5.5 V,                 | $V_{O} = 0$ to 5.5 V,<br>$V_{I} = 0$ ,                                           | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND |                     |      | ±10              | μA |
| l <sub>off</sub>      |                | $V_{CC} = 0,$                            | $V_{O} = 0$ to 5.5 V,                                                            | $V_{\parallel} = 0$                                     |                     |      | 10               | μΑ |
| ICC                   |                | V <sub>CC</sub> = 5.5 V,                 | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC} \text{ or GND},$                              | Switch ON or OFF                                        |                     |      | 3                | μΑ |
| ∆ICC <sup>¶</sup>     | Control inputs | V <sub>CC</sub> = 5.5 V,                 | One input at 3.4 V,                                                              | Other inputs at $V_{CC}$ or GND                         |                     |      | 2.5              | mA |
| C <sub>in</sub>       | Control inputs | $V_{IN} = 3 V \text{ or } 0$             |                                                                                  |                                                         |                     | 4    |                  | pF |
| C <sub>io(OFF)</sub>  | A port         | $V_{I/O} = 3 V \text{ or } 0,$           | Switch OFF,                                                                      | $V_{IN} = V_{CC}$ or GND                                |                     | 5.5  |                  | pF |
| C <sub>io(ON)</sub>   |                | V <sub>I/O</sub> = 3 V or 0,             | Switch ON,                                                                       | $V_{IN} = V_{CC}$ or GND                                |                     | 13.5 |                  | pF |
|                       |                | $V_{CC} = 4 V,$<br>TYP at $V_{CC} = 4 V$ | V <sub>I</sub> = 2.4 V,                                                          | I <sub>O</sub> = -15 mA                                 |                     | 8    | 12               |    |
| ron <sup>#</sup>      |                |                                          |                                                                                  | IO = 64 mA                                              |                     | 3    | 6                | Ω  |
|                       |                | V <sub>CC</sub> = 4.5 V                  | $V_{I} = 0$                                                                      | I <sub>O</sub> = 30 mA                                  |                     | 3    | 6                |    |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

 $V_{IN}$  and  $I_{IN}$  refer to control inputs.  $V_{I},\,V_{O},\,I_{I},\,\text{and}\,I_{O}$  refer to data pins.

<sup>†</sup> All typical values are at  $V_{CC} = 5 V$  (unless otherwise noted),  $T_A = 25^{\circ}C$ .

 $V_{O(USP)} = A$ -port undershoot static protection.

§ For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.

 $\P$  This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND.

V<sub>I</sub> = 2.4 V,

<sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

 $I_{O} = -15 \text{ mA}$ 

#### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER        | TEST<br>CONDITIONS | FROM    | TO       | V <sub>CC</sub> = 4 V |      | V <sub>CC</sub> = 5 V<br>± 0.5 V |      | UNIT |
|------------------|--------------------|---------|----------|-----------------------|------|----------------------------------|------|------|
|                  | CONDITIONS         | (INPUT) | (OUTPUT) | MIN                   | MAX  | MIN                              | MAX  |      |
| t <sub>pd</sub>  |                    | A or B  | B or A   |                       | 0.24 |                                  | 0.15 | ns   |
| <sup>t</sup> PZH | BIASV = GND        | OE      | A co D   |                       | 6.2  | 1.5                              | 5.9  |      |
| tPZL             | BIASV = 3 V        | OE      | A or B   |                       | 6.2  | 1.5                              | 5.9  | ns   |
| <sup>t</sup> PHZ | BIASV = GND        | OE      | A or B   |                       | 5.6  | 1.5                              | 6.2  | ns   |
| <sup>t</sup> PLZ | BIASV = 3 V        | UE      | AUB      |                       | 5.6  | 1.5                              | 6.2  | 115  |

The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).



SCDS138 - OCTOBER 2003

### PARAMETER MEASUREMENT INFORMATION



| TEST                               | VCC                                                                         | S1           | RL                           | VI                                               | CL             | $v_\Delta$     |
|------------------------------------|-----------------------------------------------------------------------------|--------------|------------------------------|--------------------------------------------------|----------------|----------------|
| <sup>t</sup> pd(s)                 | $\begin{array}{c} 5~V\pm0.5~V\\ 4~V \end{array}$                            | Open<br>Open | <b>500</b> Ω<br><b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF |                |
| <sup>t</sup> PLZ <sup>/t</sup> PZL | $\begin{array}{c} 5 \text{ V} \pm 0.5 \text{ V} \\ 4 \text{ V} \end{array}$ | 7 V<br>7 V   | <b>500</b> Ω<br><b>500</b> Ω | GND<br>GND                                       | 50 pF<br>50 pF | 0.3 V<br>0.3 V |
| <sup>t</sup> PHZ <sup>/t</sup> PZH | $\begin{array}{c} 5 \text{ V} \pm 0.5 \text{ V} \\ 4 \text{ V} \end{array}$ | Open<br>Open | <b>500</b> Ω<br><b>500</b> Ω | V <sub>CC</sub><br>V <sub>CC</sub>               | 50 pF<br>50 pF | 0.3 V<br>0.3 V |



- NOTES: A. CL includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>Q</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
  - D. The outputs are measured one at a time with one transition per measurement.
  - E.  $t_{PI 7}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
  - F. tpzL and tpzH are the same as ten.
  - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).
  - H. All parameters and waveforms are not applicable to all devices.







26-Aug-2013

## **PACKAGING INFORMATION**

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| SN74CBT6800CDBQRE4 | ACTIVE | SSOP         | DBQ                | 24   |                | TBD                        | Call TI          | Call TI            | -40 to 85    | CBT6800C                | Samples |
| SN74CBT6800CDBQRG4 | ACTIVE | SSOP         | DBQ                | 24   |                | TBD                        | Call TI          | Call TI            | -40 to 85    | CBT6800C                | Samples |
| SN74CBT6800CDGVR   | ACTIVE | TVSOP        | DGV                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CT6800C                 | Samples |
| SN74CBT6800CDGVRE4 | ACTIVE | TVSOP        | DGV                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CT6800C                 | Samples |
| SN74CBT6800CDGVRG4 | ACTIVE | TVSOP        | DGV                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CT6800C                 | Samples |
| SN74CBT6800CDW     | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CBT6800C                | Samples |
| SN74CBT6800CDWE4   | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CBT6800C                | Samples |
| SN74CBT6800CDWG4   | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CBT6800C                | Samples |
| SN74CBT6800CDWR    | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CBT6800C                | Samples |
| SN74CBT6800CDWRE4  | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CBT6800C                | Samples |
| SN74CBT6800CDWRG4  | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CBT6800C                | Samples |
| SN74CBT6800CPW     | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CT6800C                 | Samples |
| SN74CBT6800CPWE4   | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CT6800C                 | Samples |
| SN74CBT6800CPWG4   | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CT6800C                 | Samples |
| SN74CBT6800CPWR    | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CT6800C                 | Samples |
| SN74CBT6800CPWRE4  | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CT6800C                 | Samples |
| SN74CBT6800CPWRG4  | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CT6800C                 | Samples |



www.ti.com

26-Aug-2013

<sup>(1)</sup> The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

### **TAPE AND REEL INFORMATION**





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74CBT6800CDGVR           | TVSOP           | DGV                | 24 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74CBT6800CDWR            | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74CBT6800CPWR            | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Aug-2013



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74CBT6800CDGVR | TVSOP        | DGV             | 24   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74CBT6800CDWR  | SOIC         | DW              | 24   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74CBT6800CPWR  | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |

## **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.



DBQ (R-PDSO-G24)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.

D. Falls within JEDEC MO-137 variation AE.



PW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





All linear dimensions are in millimeters. Α.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated