# 5V, 750mA Linear Regulator with RESET # Description The CS-403 is a linear regulator specially designed as a post regulator. The CS-403 provides low noise, low drift, and high accuracy to improve the performance of a switching power supply. It is ideal for applications requiring a highly efficient and accurate linear regulator. The active RESET makes the device particularly well suited to supply microprocessor based systems. The PNP-NPN output stage assures a low dropout voltage without requiring excessive supply current. Its features include low dropout (1V typically) and low supply drain (4mA typical with $I_{OUT}$ = 500mA). The CS-403 design optimizes supply rejection by switching the internal reference from the supply input to the regulator output as soon as the nominal output voltage is reached. ### **Absolute Maximum Ratings** | Forward Input Voltage | 18V | |--------------------------------------------------|---------------| | Operating Junction Temperature, T <sub>I</sub> | | | Storage Temperature | | | Lead Temperature Soldering | | | Wave Solder (through hole styles only)10 sec. ma | x, 260°C peak | # Block Diagram # Features - 5V ±5% Output Voltage - Low Drift - High Efficiency - Short Circuit Protection - Active Delayed Reset - Noise Immunity on Reset - 750mA Output Current ## Package Option ### 5 Lead TO-220 Tab (Gnd) - 1. V<sub>IN</sub> - RESET Gnd - 4. Delay - . ., - 5. V<sub>OUT</sub> Cherry Semiconductor Corporation 2000 South County Trail East Greenwich, Rhode Island 02818-1530 Tel: (401)885-3600 Fax (401)885-5786 email: info@cherry-semi.com | 3 | | |--------|--| | Õ | | | 4 | | | . Ĺ | | | S | | | $\Box$ | | | | | ### Electrical Characteristics: Refer to the test circuit, $-40^{\circ}\text{C} \le \text{T}_{\text{C}} \le 125^{\circ}\text{C}$ , $-40 \le \text{T}_{\text{I}} \le 150^{\circ}\text{C}$ , $7V \le V_{\text{IN}} \le 10V$ unless otherwise specified PARAMETER TEST CONTINUES Output Voltage, VOUT $V_{IN} = 8.5V$ , $I_{OUT} = 250mA$ $T_I = 25^{\circ}C$ 4.95 5.00 V 5.05 $100mA \le I_{OUT} \le 750mA$ 4.85 5.00 5.15 **Operating Input Voltage** 100 to 750mA -0.75 18.0 V 100 Load Regulation $100\text{mA} \le I_{OUT} \le 750\text{mA}, V_{IN} = 8.5V$ 30 mV**Dropout Voltage** 1.4 1.8 V $I_{OUT} = 750 \text{mA}$ $I_{OUT} = 0mA$ **Quiescent Current** 3 4 mΑ 5 25 $I_{OUT} = 750 \text{mA}$ mΑ **PSRR** $I_{OUT}$ -250mA f = 120Hz70 dB $C_{OUT} = 10 \mu F$ , $V_{IN} = 8.5 V \pm V_{pp}$ **Output Short Circuit Current** 1 Α V 0.08 Reset Output Voltage $I_R = 1.6 \text{mA} \ 1.0 \le V_{OUT} \le 4.75 \text{V}$ 0.40 Reset Output Leakage Current V<sub>OUT</sub> in regulation 0 50 μΑ Delay Time for Reset Output $C_{d} = 100 nF$ 10 20 30 ms Reset Threshold: V<sub>RTH</sub> V **VOUT** Increasing $V_{OUT}$ -0.04 4.75 V $V_{RTL}$ **VOUT** Decreasing Threshold Hysteresis 10 50 mV 3.7 4.0 4.4 V Delay, V<sub>DTC</sub> Charge 3.9 V Delay, V<sub>DTD</sub> Discharge 3.1 3.5 Delay Hysteresis, V<sub>DH</sub> 200 500 1000 mVReset Delay Capacitor 10 20 40 μΑ Charging Current, I<sub>CH</sub> V Reset Delay Capacitor 0.6 1.2 Discharge Voltage, V<sub>DIS</sub> $t_d = C_d \times V_{DTC}/I_{ch}$ = $C_{Delay} \times 2.10^5$ (typical) where: $t_d$ = Time delay C<sub>d</sub> = Value of external charging capacitor (see test circuit). $V_{DTC}$ = Delay threshold charge $I_{ch}$ = Reset delay capacitor charging current. | Package Lead Description | | | | | |--------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------|--|--| | | | FUNCTION | | | | 5 Lead TO-220 | | | | | | 1 | $V_{IN}$ | Input voltage. | | | | 2 | RESET | CMOS compatible output lead. $\overline{\mbox{RESET}}$ goes low whenever $\mbox{V}_{\mbox{OUT}}$ falls out of regulation. | | | | 3 | Gnd | Ground connection. | | | | 4 | Delay | Timing capacitor for RESET function. | | | | 5 | $V_{OUT}$ | Regulated output voltage, 5V (typ). | | | ### **Typical Performance Characteristics** 1.2 = -40°C 1.0 Dropout Voltage (V) T<sub>A</sub> = 25°C 8.0 0.6 0.4 0.2 0.0 0 100 400 500 200 300 Output Current (mA), IOUT Output Voltage vs. V<sub>IN</sub>, I<sub>O</sub> **Dropout Voltage vs. Output Current Over Temperature** Output Voltage vs. Junction Temperature # Reset Circuit Waveform Verticon Vertic The CS-403 RESET function is very precise, has hysteresis on both the RESET and Delay comparators, a latching Delay capacitor discharge circuit, and operates down to 1V. The RESET circuit output is an open collector type with ON and OFF parameters as specified. The RESET output NPN transistor is controlled by the two circuits described (see Block Diagram). ### Control of the Contro This circuit monitors output voltage, and when output voltage is below the specified minimum, causes the RESET output transistor to be in the ON (saturation) state. When the output voltage is above the specified level, this circuit permits the RESET output transistor to go into the OFF state if allowed by the reset Delay circuit. ### Reservice and Constitution This circuit provides a programmable (external capacitor) delay on the RESET output lead. The Delay lead provides source current to the external delay capacitor only when the Low Voltage Inhibit circuit indicates that output voltage is above V<sub>RT(ON)</sub>. Otherwise, the Delay lead sinks current to ground (used to discharge the Delay capacitor). The discharge current is latched ON when the output voltage is below $V_{\text{RT(OFF)}}$ , or when the voltage on the Delay capacitor is above V<sub>DIS</sub>. In other words, the Delay capacitor is fully discharged any time the output voltage falls out of regulation, even for a short period of time. This feature ensures a controlled RESET pulse is generated following detection of an error condition. The circuit allows the RESET output transistor to go to the OFF (open) state only when the voltage on the Delay lead is higher than $V_{DIS}$ . ### **Test Circuit** $C_1^*$ is required if the regulator is far from the power source filter. C<sub>2</sub>\*\* is required for stability ### **Application Notes** ### Stability Considerations The output or compensation capacitor helps determine three main characteristics of a linear regulator: start-up delay, load transient response and loop stability. The capacitor value and type should be based on cost, availability, size and temperature constraints. A tantalum or aluminum electrolytic capacitor is best, since a film or ceramic capacitor with almost zero ESR, can cause instability. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (-25°C to -40°C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturers data sheet usually provides this information. The value for the output capacitor C<sub>OUT</sub> shown in the test and applications circuit should work for most applications, however it is not necessarily the optimized solution. To determine an acceptable value for $C_{OUT}$ for a particular application, start with a tantalum capacitor of the recommended value and work towards a less expensive alternative part. **Step 1:** Place the completed circuit with a tantalum capacitor of the recommended value in an environmental chamber at the lowest specified operating temperature and monitor the outputs with an oscilloscope. A decade box connected in series with the capacitor will simulate the higher ESR of an aluminum capacitor. Leave the decade box outside the chamber, the small resistance added by the longer leads is negligible. **Step 2:** With the input voltage at its maximum value, increase the load current slowly from zero to full load while observing the output for any oscillations. If no oscillations are observed, the capacitor is large enough to ensure a stable design under steady state conditions. **Step 3:** Increase the ESR of the capacitor from zero using the decade box and vary the load current until oscillations appear. Record the values of load current and ESR that cause the greatest oscillation. This represents the worst case load conditions for the regulator at low temperature. **Step 4**: Maintain the worst case load conditions set in step 3 and vary the input voltage until the oscillations increase. This point represents the worst case input voltage conditions **Step 5:** If the capacitor is adequate, repeat steps 3 and 4 with the next smaller valued capacitor. A smaller capacitor will usually cost less and occupy less board space. If the output oscillates within the range of expected operating conditions, repeat steps 3 and 4 with the next larger standard capacitor value. **Step 6:** Test the load transient response by switching in various loads at several frequencies to simulate its real working environment. Vary the ESR to reduce ringing. **Step 7:** Remove the unit from the environmental chamber and heat the IC with a heat gun. Vary the load current as instructed in step 5 to test for any oscillations. Once the minimum capacitor value with the maximum ESR is found, a safety factor should be added to allow for the tolerance of the capacitor and any variations in regulator performance. Most good quality aluminum electrolytic capacitors have a tolerance of $\pm$ 20% so the minimum value found should be increased by at least 50% to allow for this tolerance plus the variation which will occur at low temperatures. The ESR of the capacitor should be less than 50% of the maximum allowable ESR found in step 3 above. ### Calculating Power Dissipation in a Single Output Linear Regulator The maximum power dissipation for a single output regulator (Figure 1) is: $$P_{D(max)} = \left\{ V_{IN(max)} - V_{OUT(min)} \right\} I_{OUT(max)} + V_{IN(max)} I_{Q} \tag{1}$$ where: $V_{IN(max)}$ is the maximum input voltage, $V_{OUT(min)}$ is the minimum output voltage, $I_{\text{OUT}(\text{max})}$ is the maximum output current, for the application, and $I_Q$ is the quiescent current the regulator consumes at $I_{\text{OUT}(\text{max})}$ Once the value of $P_{D(max)}$ is known, the maximum permis- sible value of $R_{\Theta JA}$ can be calculated: $$R_{\Theta JA} = \frac{150^{\circ} \text{C} - \text{T}_{A}}{P_{D}} \tag{2}$$ The value of $R_{\Theta JA}$ can then be compared with those in the package section of the data sheet. Those packages with $R_{\Theta JA}$ 's less than the calculated value in equation 2 will keep the die temperature below 150°C. In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required. Figure 1: Single output regulator with key performance parameters labeled. ### Heat Sinks A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air. Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of $R_{\Theta IA}$ . $$R_{\Theta JA} = R_{\Theta JC} + R_{\Theta CS} + R_{\Theta SA} \tag{3}$$ where $R_{\Theta IC}$ = the junction–to–case thermal resistance, $R_{\Theta CS}$ = the case-to-heatsink thermal resistance, and $R_{\Theta SA}$ = the heatsink-to-ambient thermal resistance. $R_{\Theta JC}$ appears in the package section of the data sheet. Like $R_{\Theta JA}$ , it is a function of package type. $R_{\Theta CS}$ and $R_{\Theta SA}$ are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers. ### **Package Specification** ### PARENTERS OF PROPERTY OF THE PROPERTY OF THE PARENTY PARENT ### PACICA CIDITHIBINA DIDATA | Therma | l Data | TO-220 | | |-----------------|--------|--------|------| | $R_{\Theta JC}$ | typ | 4.1 | °C/W | | $R_{\Theta JA}$ | typ | 50 | °C/W | ### Contacting the contaction | Part Number | Description | |-------------|-------------------| | CS-403T5 | TO-220 Straight | | CS-403TV5 | TO-220 Vertical | | CS-403TH5 | TO-220 Horizontal | Cherry Semiconductor Corporation reserves the right to make changes to the specifications without notice. Please contact Cherry Semiconductor Corporation for the latest available information.