# 250-mA Ultra Low-Noise LDO Regulator With Discharge Option #### **FEATURES** - Ultra Low Dropout—250 mV at 250-mA Load - $\bullet~$ Ultra Low Noise—30 $\mu V_{RMS}$ (10-Hz to 100-kHz) - Shutdown Control - 130-μA Ground Current at 250-mA Load - 2% Guaranteed Output Voltage Accuracy - 400-mA Peak Output Current Capability - Uses Low ESR Ceramic Capacitors - Fast Start-Up (50 μs) - Fast Line and Load Transient Response (≤ 30 μs) - 1-μA Maximum Shutdown Current - Output Current Limit - Reverse Battery Protection - Built-in Short Circuit and Thermal Protection COMPLIANT - Output, Auto-Discharge In Shutdown Mode - Fixed 1.2, 1.8, 2.5, 2.6, 2.8, 3.0, 3.3, 5.0-V Output Voltage Options - MLP22-5 PowerPAK® Package #### **APPLICATIONS** - Cellular Phones. Wireless Handsets - Noise-Sensitive Electronic Systems, Laptop and Palmtop Computers - PDAs - Pagers - Digital Cameras - MP3 Player - Wireless Modem #### **DESCRIPTION** The SiP21103 is a 250-mA CMOS LDO (low dropout) voltage regulator. It is the perfect choice for low voltage, low power applications. An ultra low ground current makes this part attractive for battery operated power systems. The SiP21103 also offers ultra low dropout voltage to prolong battery life in portable electronics. Systems requiring a quiet voltage source, such as RF applications, will benefit from the SiP21103's ultra low output noise. An external noise bypass capacitor connected to the device's BP pin can further reduce the noise level. The SiP21103 is designed to maintain regulation while delivering 400-mA peak current, making it ideal for systems that have a high surge current upon turn-on. For better transient response and regulation, an active pull-down circuit is built into the SiP21103 to clamp the output voltage when it rises beyond normal regulation. The SiP21103 automatically discharges the output voltage by connecting the output to ground through a 100- $\Omega$ n-channel MOSFET when the device is put in shutdown mode. The SiP21103 features reverse battery protection to limit reverse current flow to approximately 1- $\mu$ A in the event reversed battery is applied at the input, thus preventing damage to the IC. The SiP21103 is available in a lead (Pb)-free 5-pin MLP22 PowerPAK package and is specified to operate over the industrial temperature range of $-40^{\circ}$ C to $85^{\circ}$ . #### **TYPICAL APPLICATION CIRCUIT** # **Vishay Siliconix** # **New Product** ## **ABSOLUTE MAXIMUM RATINGS** | Absolute Maximum Ratings | | Thermal Resistance $(\theta_{JA})$ | |-----------------------------------------------------------|----------------------------------|-------------------------------------| | Input Voltage, V <sub>IN</sub> to GND | 6.0 to 6.5 V | $R_{(\theta J)}$ | | V <sub>SD</sub> (See Detailed Description) | –0.3 V to V <sub>IN</sub> | Maximum Junction Temper | | Output Current, I <sub>OUT</sub> | Short Circuit Protected | Storage Temperature, T <sub>S</sub> | | Output Voltage, V <sub>OUT</sub> | 0.3 V to V <sub>IN</sub> + 0.3 V | Notes a. Device mounted with | | Package Power Dissipation, (P <sub>d</sub> ) <sup>b</sup> | 1.23 W | b. Derate 15.4 mW/°C | | Thermal Resistance $(\theta_{JA})^a$ | C/W | |---------------------------------------------------|-----| | R <sub>(θJc)</sub> <sup>a</sup> 8° | C/W | | Maximum Junction Temperature, T <sub>J(max)</sub> | 0°C | | Storage Temperature, T <sub>STG</sub> 65°C to 15 | 0°C | | Notes | | a. Device mounted with all leads soldered or welded to PC board. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **RECOMMENDED OPERATING RANGE** | Input Voltage, V <sub>IN</sub> | | |---------------------------------------------------------------|--| | Input Voltage, $V_{\overline{SD}}$ 0 V to $V_{\overline{IN}}$ | | | Output Current | | | Cin Coura (Ceramic) 22 IIF | | $C_{EB} \ (Ceramic) \\ Operating \ Ambient \ Temperature, \ T_A \\ Operating \ Junction \ Temperature, \ T_J Operature \\$ a. Maximum ESR of $C_{\mbox{\scriptsize OUT:}}~$ 0.2 $~\Omega.$ | SPECIFICATIONS | | | | | | | | | |-------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------|-----------------------|------------------|------------------|-------------| | | | Test Conditions Unless Specified $T_{A}=25^{\circ}C,V_{IN}=V_{OUT(nom)}+1V$ $I_{OUT}=1\text{mA},C_{IN}=2.2\mu\text{F},C_{OUT}=2.2\mu\text{F}$ | | | Limits<br>-40 to 85°C | | | - | | | | | | | | | | | | Parameter | Symbol | | $V_{SD} = 1.5 \text{ V}$ | | Min <sup>b</sup> | Typ <sup>c</sup> | Max <sup>b</sup> | Unit | | | | | | | | | | | | Start-Up BP Current | l <sub>out</sub> | ON/OFF : | = High | Room | | 1 | | mA | | Input Voltage Range | V <sub>IN</sub> | | | Full | 2 | | 6 | V | | | | | V: > 10V | Room | -2.0 | 1 | 2.0 | | | Output Voltage Accuracy | | 1 mA ≤ I <sub>OUT</sub> ≤ 250 mA | V <sub>OUT</sub> ≥ 1.8 V | Full | -3.0 | 1 | 3.0 | % | | Output Voltage Accuracy | | 1 1114 ≥ 1001 ≥ 500 1114 | V <sub>OUT</sub> = 1.2 V, 1.5 V | Room | -2.5 | 1 | 2.5 | | | | | | VUUI = 1.2 V, 1.5 V | Full | -3.5 | 1 | 3.5 | | | Line Regulation ( $V_{OUT} \le 3 \text{ V}$ ) | | | | Full | -0.06 | | 0.18 | | | Line Regulation<br>(3.0 V < V <sub>OUT</sub> ≤ 3.6 V) | $\frac{\Delta V_{OUT} \times 100}{\Delta V_{IN} \times V_{OUT(nom)}}$ | From $V_{IN} = V_{OUT(nom)} + 1 V \text{ to } V_{OUT(nom)} + 2 V$ | | Full | 0 | | 0.3 | %/V | | Line Regulation (5-V Version) | | From V <sub>IN</sub> = 5 | Full | 0 | | 0.4 | | | | | | I <sub>OUT</sub> = 1 mA | | Room | | 1 | | | | | V <sub>IN</sub> – V <sub>OUT</sub> | | | Room | | 45 | 80 | | | Dropout Voltage <sup>d, g</sup><br>(VouT(nom) ≥ 2.6 V) | | I <sub>OUT</sub> = 50 mA | | Full | | 50 | 90 | mV | | (*OOT(nom) = 2.0 *) | | I <sub>OUT</sub> = 250 mA | | Room | | 250 | 350 | | | | | | | Full | | | 415 | | | | 1 | Room | | 65 | 100 | | | | | Dropout Voltage <sup>d, g</sup> | | I <sub>OUT</sub> = 50 mA | | Full | | | 120 | -<br>-<br>- | | (V <sub>OUT(nom)</sub> < 2.6 V, V <sub>IN</sub> ≥ 2 V) | | | | | | 350 | 520 | | | , | | I <sub>OUT</sub> = 250 mA | | Full | | | 570 | | | | | | Room | | 100 | 150 | | | | Ground Pin Current <sup>e, 9</sup> $(V_{OUT(nom)} \le 3 V)$ | | I <sub>OUT</sub> = ( | $I_{OUT} = 0 \text{ mA}$ | | | | 180 | 1 | | | | | -0. 4 | Room | | 120 | 200 | 1 | | | I <sub>GND</sub> | I <sub>OUT</sub> = 250 mA | | Full | | | 330 | 1 . | | | | I <sub>OUT</sub> = 0 mA | | Room | | 110 | 170 | μΑ | | Ground Pin Currente | | | | Full | | | 200 | - | | (V <sub>OUT(nom)</sub> > 3 V) | | I <sub>OUT</sub> = 250 mA | | Room | | 140 | 225 | | | | | | | Full | | | 275 | | b. Derate 15.4 mW/ $^{\circ}$ C above T<sub>A</sub> = 70 $^{\circ}$ C # **Vishay Siliconix** | <b>SPECIFICATIONS</b> | | | | | | | | | |------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------|-----------------------|------|------------------|---------| | | | Test Conditions Unless Specified $T_{A}=25^{\circ}C,\ V_{IN}=V_{OUT(nom)}+1\ V$ $I_{OUT}=1\ mA,\ C_{IN}=2.2\ \mu F,\ C_{OUT}=2.2\ \mu F$ $V_{\overline{SD}}=1.5\ V$ | | Temp <sup>a</sup> | Limits<br>-40 to 85°C | | | | | Parameter | Symbol | | | | Minb | Турс | Max <sup>b</sup> | Unit | | | T . | | | | ı | ı | | | | Peak Output current | I <sub>O (peak)</sub> | $V_{OUT} \ge 0.95 \text{ x } V_{OU}$ | T <sub>(nom)</sub> . t <sub>PW</sub> = 2 ms | Full | 400 | | | mA | | Output Noise Voltage | e <sub>N</sub> | $V_{NOM} = 2.6 \text{ V, BW} = 0 \text{ mA} < I_{OUT} < 250 \text{ m}$ | $V_{NOM}$ = 2.6 V, BW = 10 Hz to 100 kHz, 0 mA < $I_{OUT}$ < 250 mA, $C_{NOISE}$ = 0.01 $\mu F$ | | | 30 | | μV(rms) | | | | | f = 1 kHz | Room | | 60 | | | | Ripple Rejection | $\Delta V_{OUT}/\Delta V_{IN}$ | I <sub>OUT</sub> = 250 mA | f = 10 kHz | Room | | 40 | | dB | | | | | f = 100 kHz | Room | | 30 | | | | Dynamic Line Regulation | $\Delta V_{O(line)}$ | $V_{IN}: V_{OUT(nom)} + 1 V \text{ to } V_{OUT(nom)} + 2 V \\ t_{/}t_{f} = 2 \mu s, I_{OUT} = 250 \text{ mA}$ | | Room | | 20 | | mV | | Dynamic Load Regulation | $\Delta V_{O(load)}$ | I <sub>OUT</sub> : 1 mA to 25 | I <sub>OUT</sub> : 1 mA to 250 mA, t <sub>r</sub> /t <sub>f</sub> = 2 μs | | | 20 | | | | Thermal Shutdown Junction<br>Temperature | T <sub>J(S/D)</sub> | | | Room | | 150 | | °C | | Thermal Hysteresis | T <sub>HYST</sub> | | | Room | | 20 | | | | Reverse current | I <sub>R</sub> | V <sub>IN</sub> = - | V <sub>IN</sub> = -6.0 V | | | 1 | | μΑ | | Short Circuit Current | I <sub>SC</sub> | V <sub>OUT</sub> : | = 0 V | Room | | 700 | | mA | | Shutdown | • | 1 | | 1 | , | Į. | · | | | Shutdown Supply Current | I <sub>CC(off)</sub> | V <sub>SD</sub> = | V <sub>SD</sub> = 0 V | | | 0.1 | 1 | μА | | SD Pin Input Voltage | | High = Regulator ON (Rising) | | Full | 1.5 | | V <sub>IN</sub> | | | | V <sub>SD</sub> | Low = Regulator OFF (Falling) | | Full | | | 0.4 | · V | | Auto Discharge Resistance | R_DIS | | | | | 100 | | Ω | | SD Pin Input Currentf | I <sub>IN(SD)</sub> | V <sub>SD</sub> = 1.5 V | V <sub>SD</sub> = 1.5 V, V <sub>IN</sub> = 6 V | | | 0.7 | | μА | | SD Hysteresis | V <sub>HYST(SD)</sub> | | | Full | | 150 | | mV | | V <sub>OUT</sub> Turn-On Time | t <sub>ON</sub> | V <sub>SD</sub> (See Figure 1), I <sub>LOAD</sub> = 100 nA | | | | 50 | | μs | | | | | | | | | | | #### Notes - Room = $25^{\circ}$ C, Full = -40 to $85^{\circ}$ C. - The algebraic convention whereby the most negative value is a minimum and the most positive a maximum. - The algebraic convention whereby the most negative value is a minimum and the most positive a maximum. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing. Typical values for dropout voltage at $V_{OUT} \ge 2$ V are measured at $V_{OUT} = 3.3$ V, while typical values for dropout voltage at $V_{OUT} < 2$ V are measured at $V_{OUT} = 1.8$ V. Dropout voltage is defined as the input to output differential voltage at which the output voltage drops 2% below the output voltage measured with a 1-V differential, provided that $V_{IN}$ does not not drop below 2.0 V. Ground current is specified for normal operation as well as "drop-out" operation. The device's shutdown pin includes a typical 2-M $\Omega$ internal pull-down resistor connected to ground. $V_{OUT(nom)}$ is $V_{OUT}$ when measured with a 1-V differential to $V_{IN}$ . # Vishay Siliconix # **New Product** # **TIMING WAVEFORMS** FIGURE 1. Timing Diagram for Power-Up # **PIN CONFIGURATION** | PIN DESCRIPTION | | | | | | |-----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin Number | Name | Function | | | | | 1 | SD | By applying less than 0.4 V to this pin, the device will be turned off. Connect this pin to V <sub>IN</sub> if unused | | | | | 2 | GND | Ground pin. For better thermal capability, directly connected to large ground plane | | | | | 3 | V <sub>IN</sub> | Input supply pin. Bypass this pin with a 1-μF ceramic or tantalum capacitor to ground | | | | | 4 | V <sub>OUT</sub> | Output voltage. Connect C <sub>OUT</sub> between this pin and ground. | | | | | 5 | BP | Noise bypass pin. For low noise applications, a 0.01 $\mu\text{F}$ ceramic capacitor should be connected from this pin to ground. | | | | | ORDERING INFORMATION | | | | | | | | |-------------------------------|---------|---------|----------------|---------|--|--|--| | Lead (Pb)-Free<br>Part Number | Marking | Voltage | Temp.<br>Range | Pkg. | | | | | SiP21103DMP-12-E3 | X0LL | 1.2 | | | | | | | SiP21103DMP-18-E3 | A0LL | 1.8 | −40 to 85°C | MLP22-5 | | | | | SiP21103DMP-25-E3 | A3LL | 2.5 | | | | | | | SiP21103DMP-26-E3 | A4LL | 2.6 | | | | | | | SiP21103DMP-28-E3 | A6LL | 2.8 | | | | | | | SiP21103DMP-30-E3 | B0LL | 3.0 | | | | | | | SiP21103DMP-33-E3 | B1LL | 3.3 | | | | | | | SiP21103DMP-50-E3 | B4LL | 5.0 | ] | | | | | # TYPICAL CHARACTERISTICS (INTERNALLY REGULATED, 25°C UNLESS NOTED) # Vishay Siliconix # **New Product** # TYPICAL CHARACTERISTICS (INTERNALLY REGULATED, 25°C UNLESS NOTED) # **TYPICAL WAVEFORMS** #### Load Transient Response-1 $\begin{aligned} &V_{OUT}=3.0 \text{ V} \\ &C_{OUT}=1 \text{ } \mu\text{F} \\ &I_{LOAD}=1 \text{ to 150 mA} \\ &t_{rise}=2 \text{ } \mu\text{sec} \end{aligned}$ #### **Load Transient Response-2** $\begin{array}{l} V_{OUT} = 3.0 \text{ V} \\ C_{OUT} = 1 \text{ } \mu\text{F} \\ I_{LOAD} = 150 \text{ to 1 mA} \\ t_{fall} = 2 \text{ } \mu\text{sec} \end{array}$ #### LineTransient Response-1 $\begin{array}{l} V_{INSTEP}=4 \ to \ 5 \ V \\ V_{OUT}=3 \ V \\ C_{OUT}=1 \ \mu F \\ C_{IN}=1 \ \mu F \\ I_{LOAD}=150 \ mA \\ t_{rise}=5 \ \mu sec \end{array}$ ## LineTransient Respons-2 $\begin{array}{l} V_{INSTEP}=5 \ \ to \ 4 \ V \\ V_{OUT}=3 \ V \\ C_{OUT}=1 \ \mu F \\ C_{IN}=1 \ \mu F \\ I_{LOAD}=150 \ mA \\ t_{fall}=5 \ \mu sec \end{array}$ # **TYPICAL WAVEFORMS** ## **FUNCTIONAL BLOCK DIAGRAM** # **Vishay Siliconix** #### **DETAILED DESCRIPTION** The SiP21103 is a low-noise, low drop-out and low quiescent current linear voltage regulator, packaged in a small footprint MLP22-5 package. The SiP21103 can supply loads up to 250 mA. As shown in the block diagram, the circuit consists of a bandgap reference error, amplifier, p-channel pass transistor and feedback resistor string. An external bypass capacitor connected to the BP pin reduces noise at the output. Additional blocks, not shown in the block diagram, include a precise current limiter, reverse battery and current protection and thermal sensor. #### Thermal Overload Protection The thermal overload protection limits the total power dissipation and protects the device from being damaged. When the junction temperature exceeds 150°C, the device turns the p-channel pass transistor off. #### **Reverse Battery Protection** The SiP21103 has a battery reverse protection circuitry that disconnects the internal circuitry when $V_{IN}$ drops below the GND voltage. There is no current drawn in such an event. When the $\overline{SD}$ pin is hardwired to $V_{IN}$ , the user must connect the $\overline{SD}$ pin to $V_{IN}$ via a 100-k $\Omega$ resistor if reverse battery protection is desired. Hardwiring the $\overline{SD}$ pin directly to the $V_{IN}$ pin is allowed when reverse battery protection is not desired. #### **Noise Reduction** An external 10-nF bypass capacitor at BP is used to create a low pass filter for noise reduction. The start-up time is fast, since a power-on circuit pre-charges the bypass capacitor. After the power-up sequence the pre-charge circuit is switched to standby mode in order to save current. It is therefore not recommended to use larger bypass capacitor values than 50 nF. When the circuit is used without a capacitor, stable operation is guaranteed. #### **Auto-Discharge** The SiP21103 V<sub>OUT</sub> has an internal 100- $\Omega$ (typ.) discharge path to ground when the $\overline{SD}$ pin is low. #### Stability The circuit is stable with only a small output capacitor equal to 6 nF/mA (= 1.5 $\mu$ F @ 250 mA). Since the bandwidth of the error amplifier is around 1–3 MHz and the dominant pole is at the output node, the capacitor should be capacitive in this range, i.e., for 150-mA load current, an ESR <0.2 $\Omega$ is necessary. Parasitic inductance of about 10 nH can be tolerated. #### **Safe Operating Area** The ability of the SiP21103 to supply current is ultimately dependent on the junction temperature of the pass device. Junction temperature is in turn dependent on power dissipation in the pass device, the thermal resistance of the package and the circuit board, and the ambient temperature. The power dissipation is defined as $$P_D = (V_{IN} - V_{OUT}) * I_{OUT}$$ . Junction temperature is defined as $$T_{J} = T_{A} + ((P_{D} * (R\theta_{JC} + R\theta_{CA})).$$ To calculate the limits of performance, these equations must be rewritten. Allowable power dissipation is calculated using the equation $$P_D = (T_J - T_A)/(R\theta_{JC} + R\theta_{CA})$$ While allowable output current is calculated using the equation $$I_{OUT} = (T_J - T_A)/(R\theta_{JC} + R\theta_{CA}) * (V_{IN} - V_{OUT}).$$ Ratings of the SiP21103 that must be observed are $$T_{Jmax}$$ = 150 °C, $T_{Amax}$ = 85 °C, $(V_{IN} - V_{OUT})_{max}$ = 5.3 V, $R\theta_{JC}$ = 8 °C/W. The value of R $\theta_{CA}$ is dependent on the PC board used. The value of R $\theta_{CA}$ for the board used in device characterization is approximately 57 °C/W. Figure 1 shows the performance limits graphically for the SiP21103 mounted on the circuit board used for thermal characterization. Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?73392">http://www.vishay.com/ppg?73392</a>.