# **FEATURES** - Data retention in the absence of V<sub>CC</sub> - Data is automatically protected during power loss - Directly replaces 8K x 8 volatile static RAM or EEPROM - Unlimited write cycles - Low-power CMOS - Over 10 years of data retention - Standard 28-pin JEDEC pinout - Available in 70, 85, 100, or 120 ns read access times - · Read cycle time equals write cycle time - Optional ±5% and ±10% operating range - Optional industrial temperature range of -40°C to +85°C, designated IND #### PIN ASSIGNMENT | NC | 1 | 28 | 800 | VCC | |------------|------------|------|-----|-------------| | A12 | 2 | 27 | | WE | | A7 | 3 | 26 | | NC | | A6 | <b>4</b> | 25 | | <b>A8</b> | | A5 | 5 | 24 | | AG | | <b>A</b> 4 | <b>8</b> 6 | 23 | 8 | <b>A</b> 11 | | A3 | 7 | 22 | | Œ | | A2 | <b>8</b> | 21 | 8 | A10 | | A1 | 2 | 20 | | CE | | A0 | 10 | 19 | | DQ7 | | DQ0 | 11 | 18 | | DQ6 | | DQ1 | 12 | . 17 | | DQ5 | | DQ2 | 13 | 16 | | DQ4 | | GND | 14 | 15 | | DC3 | | | | | | | 28-Pin Encapsulated Package (740 Mil Flush Bottom) # **PIN DESCRIPTION** NC A0 - A12 - Address Inputs CE - Chip Enable GND - Ground GND - Ground DQ0-DQ7 - Data In/Data Out V<sub>CC</sub> - Power (+5V) WE - Write Enable OE - Output Enable NOTE: Pins 1 & 26 missing by design - No Connect ### DESCRIPTION The DS1225D and DS1225E are 65,536-bit, fully static, nonvolatile RAMs organized as 8192 words by 8 bits. Each NV SRAM has a self-contained lithium energy source and control circuitry that constantly monitors V<sub>CC</sub> for an out-of-tolerance condition. When such a condition occurs, the lithium energy source automatically switches on and write protection is unconditionally enabled to prevent garbled data. The NV SRAM can be used in place of existing 8K x 8 SRAMs directly conforming to the popular bytewide 28-pin DIP standard. The DS1225D/E also matches the pinout of the 2764 EPROM or the 2864 EEPROM, allowing direct substitution while enhancing performance. There is no limit on the number of write cycles that can be executed and no additional support circuitry is required for microprocessor interface. ١ ## **OPERATION** #### **READ MODE** The DS1225D/E executes a read cycle whenever WE (Write Enable) is inactive (high) and CE (Chip Enable) is active (low). The unique address specified by the 13 address inputs (A0-A12) defines which of the 8192 bytes of data is to be accessed. Valid data will be available to the eight data output drivers within tACC (Access Time) after the last address input signal is stable, providing that CE and OE (Output Enable) access times are also satisfied. If OE and CE access times are not satisfied, then data access must be measured from the later occurring signal (CE or OE) and the limiting parameter is either too for CE or toe for OE rather than address ac-COSS. # WRITE MODE The DS1225D/E are in the write mode whenever the WE and CE signals are in the active (low) state after address inputs are stable. The latter occurring falling edge of CE or WE will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of CE or WE. All address inputs must be kept valid throughout the write cycle. WE must return to the high ## ABSOLUTE MAXIMUM RATINGS\* Voltage on Any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature state for a minimum recovery time (twn) before another cycle can be initiated. The OE control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output bus has been enabled (CE and OE active) then WE will disable the outputs in topy from its falling edge. ## **DATA RETENTION MODE** The DS1225E provides full functional capability for V<sub>CC</sub> greater than 4.75 volts and write protects at 4.5 volts. The DS1225D provides full functional capability for V<sub>CC</sub> greater than 4.5 volts and write protects by 4.25 volts. Data is maintained in the absence of V<sub>CC</sub> without any additional support circuitry. The DS1225D/E constantly monitors V<sub>CC</sub>. Should the supply voltage decay, the RAM automatically write protects itself. All inputs to the RAM become "don't care" and all outputs are high impedance. As V<sub>CC</sub> falls below approximately 3.0 volts, the power switching circuit connects the lithium energy source to RAM to retain data. During power-up, when V<sub>CC</sub> rises above approximately 3.0 volts, the power switching circuit connects external V<sub>CC</sub> to the RAM and disconnects the lithium energy source. Normal RAM operation can resume after V<sub>CC</sub> exceeds 4.5 volts for the DS1225D and 4.75 volts for the DS1225E. -0.3V to +7.0V 0°C to +70°C; -40°C to +85°C for IND parts -40°C to +70°C; -40°C to +85°C for IND parts 260°C for 10 seconds \* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. # RECOMMENDED DC OPERATING CONDITIONS (0°C to 70°C) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |------------------------------|-----------------|------|-----|------|-------|-------| | DS1225D Power Supply Voltage | Vcc | 4.50 | 5.0 | 5.5 | V | | | DS1225E Power Supply Voltage | Vcc | 4.75 | 5.0 | 5.25 | V | | | Logic 1 | VIH | 2.2 | | Vcc | V | | | Logic 0 | V <sub>IL</sub> | 0.0 | ··· | +0.8 | ٧ | | (0°C to 70°C; $V_{CC}$ =5V $\pm$ 10% for DS1225D) DC ELECTRICAL CHARACTERISTICS (0°C to 70°C; V<sub>CC</sub>=5V ± 5% for DS1225E) | | | | | | | | • | |-------------------------------------------------------------|-------------------|------|------|------|-------|-------|------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | | | Input Leakage Current | I <sub>IL</sub> | -1.0 | | +1.0 | μА | T-46- | 23–3 | | I/O Leakage Current<br>CE>V <sub>IH</sub> <v<sub>CC</v<sub> | I <sub>IO</sub> | -1.0 | · | +1.0 | μА | | | | Output Current @2.4V | Юн | -1.0 | | | mA | | · · | | Output Current @0.4V | lou | 2.0 | | | mA | | | | Standby Current CE = 2.2V | lccs1 | | 5.0 | 10.0 | mA | | | | Standby Current CE = V <sub>CC</sub> -0.5V | lccs2 | | 3.0 | 5.0 | mA | | | | Operating Current t <sub>CYC</sub> =100ns<br>(Commercial) | I <sub>CC01</sub> | | | 75 | mA | | | | Operating Current t <sub>CYC</sub> =100ns (Industrial) | Icco1 | | | 85 | mA | | | | Write Protection Voltage<br>(DS1225D) | V <sub>TP</sub> | 4.50 | 4.62 | 4.75 | ٧ | | | | Write Protection Voltage<br>(DS1225E) | V <sub>TP</sub> | 4.25 | 4.37 | 4.5 | V | | | # DC TEST CONDITIONS Outputs Open All Voltages Are Referenced to Ground. # CAPACITANCE $(t_A = 25^{\circ}C)$ | PARAMETER | SYMBOL | MiN | TYP | MAX | UNITS | NOTES | |--------------------------|------------------|-----|-----|-----|-------|-------| | Input Capacitance | C <sub>IN</sub> | | 5 | 10. | pF | | | Input/Output Capacitance | C <sub>I/O</sub> | | 5 | 10 | pF | | DALLAS SEMICONDUCTOR CORP 50E D == 2614130 0004659 0 == DAL (0°C to 70°C; V<sub>CC</sub>=5.0V + 10% for DS1225D) | AC ELECTRICAL CHARACTERISTICS | (0°C to 70°C; V <sub>CC</sub> =5.0V ± 5% for DS1225E | |-------------------------------|------------------------------------------------------| | | | | | | DS12 | 25D/E-70 | D\$12 | 25D/E-85 | DS122 | DS1225D/E-100 | | DS1225D/E-120 | | | |------------------------------------|------------------|------|----------|-------|----------|-------|---------------|-----|---------------|-------|-------| | PARAMETER | SYM | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Read Cycle Time | t <sub>RC</sub> | 70 | • | 85 | | 100 | | 120 | | ns | | | Access Time | tACC | | 70 | | 85 | | 100 | | 120 | ns | | | OE to Output<br>Valid | <sup>t</sup> OE | | 35 | | 45 | | 50 | | 60 | ns | | | CE to Output<br>Valid | t∞ | | 70 | | 85 | | 100 | | 120 | ns | | | OE or CE to<br>Output Active | t <sub>COE</sub> | 5 | | 5 | | 5 | - | 5 | | ns | 5 | | Output High Z from Deselection | <sup>‡</sup> OD | | 25 | | 25 | | 25 | | 25 | ns | 5 | | Output Hold from<br>Address Change | фОН | 5 | | 5 | | 5 | | 5 | | ns | | | Write Cycle Time | twc | 70 | | 85 | | 100 | | 120 | | ns | | | Write Puise<br>Width | ₩P | 55 | · | 65 | | 75 | | 90 | | ns | 3 | | Address Setup<br>Time | t <sub>AW</sub> | 0 | | 0 | | 0 | | 0 | | ns | | | Write Recovery<br>Time | twR | 10 | | 10 | | 10 | | 10 | | ns | | | Output High Z from WE | topw | | 25 | | 25 | | 25 | | 25 | ns | 5 | | Output Active from WE | <sup>t</sup> OEW | . 5 | | 5 | | 5 | · | 5 | | ns | 5 | | Data Setup Time | t <sub>DS</sub> | 30 | | 35 | | 40 | | 50 | | ns | 4 | | Data Hold Time | t <sub>DH</sub> | 10 | | 10 | | 10 | | 10 | | ns | 4 | # **AC TEST CONDITIONS** Output Load: 100 pF + 1TTL Gate Input Pulse Levels: 0-3.0V Timing Measurement Reference Levels input: 1.5V Output: 1.5V Input Pulse Rise and Fall Times: 5ns DALLAS SEMICONDUCTOR CORP 50E D == 2614130 0004661 9 == DAL # **POWER-DOWN/POWER-UP CONDITION** # POWER-DOWN/POWER-UP TIMING | SYM | PARAMETER | MIN | MAX | UNITS | NOTES | |------------------|----------------------------------------------------------------|-----|-----|-------|---------| | ŧРD | CE at V <sub>IH</sub> before Power-Down | 0 | | μs | 10 | | t <sub>F</sub> | V <sub>CC</sub> Slew from 4.75V to 0V (CE at V <sub>IH</sub> ) | 300 | | μs | DS1225E | | t <sub>F</sub> | V <sub>CC</sub> Slew from 4.5V to 0V (CE at V <sub>IH</sub> ) | 300 | | μs | DS1225D | | t <sub>R</sub> | V <sub>CC</sub> Slew from 0V to 4.75V (CE at V <sub>IH</sub> ) | 0 | | με | DS1225E | | t <sub>R</sub> | V <sub>CC</sub> Slew from 0V to 4.5V (CE at V <sub>IH</sub> ) | 0 | | hte | DS1225D | | <sup>t</sup> REC | CE at VIH after Power-Up | 2 | 125 | ms | | $(t_A = 25^{\circ}C)$ | į | SYM | PARAMETER | MIN | MAX | UNITS | NOTES | |---|-----------------|------------------------------|-----|-----|-------|-------| | ļ | t <sub>DR</sub> | Expected Data Retention Time | 10 | | years | 9 | # **WARNING:** Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode. # DALLAS SEMICONDUCTOR CORP 50E D == 2614130 0004662 0 == DAL 1. WE is high for a Read Cycle. - T-46-23-37 - 2. $\overline{OE} = V_{IH}$ or $V_{IL}$ . If $\overline{OE} = V_{IH}$ during write cycle, the output buffers remain in a high impedance state. - twp is specified as the logical AND of CE and WE. twp is measured from the latter of CE or WE going low to the earlier of CE or WE going high. - 4. t<sub>DH</sub>, t<sub>DS</sub> are measured from the earlier of CE or WE going high. - 5. These parameters are sampled with a 5 pF load and are not 100% tested. - If the CE low transition occurs simultaneously with or later than the WE low transition in write cycle 1, the output buffers remain in a high impedance state during this period. - 7. If the CE high transition occurs prior to or simultaneously with the WE high transition in write cycle 1, the output buffers remain in a high impedance state during this period. - If WE is low or the WE low transition occurs prior to or simultaneously with the CE low transition, the output buffers remain in a high impedance state during this period. - Each DS1225D/E is marked with a 4-digit date code AABB. AA designates the year of manufacture. BB designates the week of manufacture. The expected ton is defined as starting at the date of manufacture. - 10. In a power down condition the voltage on any pin may not exceed the voltage on V<sub>CC</sub>. # DALLAS SEMICONDUCTOR CORP 5DE D == 2614130 0004663 2 == DAL # DS1225D/E NONVOLATILE SRAM 28-PIN 740 MIL MODULE | PKG | 28-PIN | | | | |-------|----------------|----------------|--|--| | DIM | MIN | MAX | | | | A IN. | 1.520<br>38.61 | 1.540<br>39.12 | | | | B IN. | 0.695 | 0.720 | | | | MM | 17.65 | 18.29 | | | | C IN. | 0.350 | 0.375 | | | | MM | 8.89 | 9.53 | | | | Ð IN. | 0.100 | 0.130 | | | | MM | 2.54 | 3.30 | | | | E IN. | 0.015 | 0.035 | | | | MM | 0.38 | 0.89 | | | | F IN. | 0.110<br>2.79 | 0.140<br>3.56 | | | | G IN. | 0.090<br>2.29 | 0.110<br>2.79 | | | | H IN. | 0.590<br>14.99 | 0.630<br>16.00 | | | | J IN. | 0.008 | 0.012 | | | | MM | 0.20 | 0.30 | | | | K IN. | 0.015 | 0.021 | | | | MM | 0.38 | 0.53 | | |