UCC1581 UCC2581 UCC3581 PRELIMINARY # Micropower Voltage Mode PWM #### **FEATURES** - Low 85μA Startup Current - Low 300µA Operating Current - Automatically Disabled Startup Preregulator - Programmable Minimum Duty Cycle with Cycle Skipping - Programmable Maximum Duty Cycle - Output Current 1A Peak Source and Sink - · Programmable Soft Start - Programmable Oscillator Frequency - External Oscillator Synchronization Capability #### DESCRIPTION The UCC3581 voltage mode pulse width modulator is designed to control low power isolated DC - DC converters in applications such as Subscriber Line Power (ISDN 1.430). Primarily used for single switch forward and flyback converters, the UCC3581 features BiCMOS circuitry for low startup and operating current, while maintaining the ability to drive power MOSFETs at frequencies up to 100kHz. The UCC3581 oscillator allows the flexibility to program both the frequency and the maximum duty cycle with two resistors and a capacitor. A TTL level input is also provided to allow synchronization to an external frequency source. The UCC3581 includes programmable soft start circuitry, overcurrent detection, a 7.5V linear preregulator to control chip VDD during startup, and an on-board 4.0V logic supply. The UCC3581 provides functions to maximize light load efficiency that are not normally found in PWM controllers. A linear preregulator driver in conjunction with an external depletion mode N-MOSFET provides initial controller power. Once the bootstrap supply is functional, the preregulator is shut down to conserve power. During light load, power is saved by providing a programmable minimum duty cycle clamp. When a duty cycle below the minimum is called for, the modulator skips cycles to provide the correct average duty cycle required for output regulation. This effectively reduces the switching frequency, saving significant gate drive and power stage losses. (cont.) #### **BLOCK DIAGRAM** SYNC 13 4 OUT Q RT1 12 OVER CURRENT ã COMPARATOR 7 ISEN RT2 14 **OSCILLATOR** PWM ст [1] DUTY CYCLE LATCH PWM 9 DCMIN VC 8 COMPARATOR MIN DUTY CYCLE COMPARATOR BIAS 7.5V 7.5V RT1 2 GT SS 10 -16.8V/7.3V VDD 3 Vod OK 10 L A VOLTAGE REFERENCE 大15V EN 11 6 REF GND 5 REF Note: Pin Connection shown for 14-pin Package UDG-95011-1 #### **DESCRIPTION (cont.)** The UCC3581 family is available in 14-pin plastic and ceramic dual-in-line packages, in a 14-pin narrow body small outline IC package (SOIC), and in 20-pin plastic and ceramic leadless chip carriers (PLCC and LCC). The UCC1581 is specified for operation from –55°C to +125°C, the UCC2581 is specified for operation from –40°C to +85°C, and the UCC3581 is specified for operation from 0°C to +70°C. | ABSOLUTE MAXIMUM RAT | ABSOL | .UTE | MAXIMUM | RATINGS | |----------------------|-------|------|---------|---------| |----------------------|-------|------|---------|---------| | Supply Voltage (IDD ≤ 10mA) | |----------------------------------------------| | Supply Current | | VREF Current | | OUT Current | | Analog Inputs | | EN0.3V to (VDD + 0.3V) | | VC, ISEN, SYNC, DCMIN0.3V to (VREF + 0.3V) | | Power Dissipation at TD = 25°C | | (N, J, Q, L Package)1W | | (D Package) | | Storage Temperature | | Junction Temperature55C to +150°C | | Lead Temperature (Soldering, 10 sec.) +300°C | Unless otherwise specified, all voltages are with respect to Ground. Currents positive into, negative out of the specified terminal. Consult Packaging Section of Databook for thermal limitations and considerations of packages. #### **CONNECTION DIAGRAMS** **ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for Ta = $-55^{\circ}$ C to 125°C for UCC1581, $-40^{\circ}$ C to 85°C for UCC2581, and 0°C to 70°C for UCC3581. VDD = 10V, $0.1\mu$ F capacitor from VDD to GND, $1.0\mu$ F capacitor from REF to GND, RT1 = $680k\Omega$ , RT2 = $12k\Omega$ , CT = 750pF, Ta = TJ. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------|---------------------|------|-----|------|-------| | Reference Section | | • | | | - | | Output Voltage | I = -0.2mA | 3.94 | 4.0 | 4.06 | V | | Load Regulation | -5.0mA < I < -0.2mA | | 10 | 30 | mV | | Undervoltage Lockout Section | | | | | | | Start Threshold | | 6.7 | 7.3 | 7.9 | V | | Minimum Operating Voltage After Start | | 6.2 | 6.8 | 7.4 | V | | Hysteresis | | 0.2 | 0.5 | 0.8 | V | | Linear Preregulator Section | | | | | | | Regulated VDD Voltage | | 7.0 | 7.5 | 8.0 | V | | Regulated VDD to UVLO Delta | | 100 | 230 | 360 | mV | | VDD Override Threshold | | | | 8.2 | V | **ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for Ta = $-55^{\circ}$ C to 125°C for UCC1581, $-40^{\circ}$ C to 85°C for UCC2581, and 0°C to 70°C for UCC3581. VDD = 10V, 0.1μF capacitor from VDD to GND, 1.0μF capacitor from REF to GND, RT1 = $680k\Omega$ , RT2 = $12k\Omega$ , CT = 750pF, Ta = TJ. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------|---------------------------------------------|------|------|------|-------| | Oscillator Section | | • | | • | • | | Frequency | 25°C | 18.6 | 19.7 | 20.8 | kHz | | Temperature Stability | (Note 1) | | 3.0 | | % | | CT Peak Voltage | (Note 1) | | 2.5 | | V | | CT Valley Voltage | (Note 1) | | 1.0 | | V | | SYNC VIH | | 1.9 | 2.1 | 2.3 | V | | SYNC VIL | (Note 1) | | 1.8 | | V | | PWM SECTION | | | | | • | | Maximum Duty Cycle | | 80 | 83 | 86 | % | | Minimum Duty Cycle | (VC < 1.0V) DCMIN = 0V | | | 0 | % | | | (VC > 1.0V at start of cycle) DCMIN = 1.18V | 8 | 10 | 12 | % | | Input Bias Current | (DC minimum) | -150 | 20 | 150 | nA | | | (VC minimum) | -150 | 20 | 150 | nA | | Current Sense Section | | | | | | | Input Bias Current | | -150 | 20 | 150 | nA | | Overcurrent Threshold | | 0.4 | 0.5 | 0.6 | V | | Output Section | | | | | | | OUT Low Level | I = 100mA | | 0.6 | 1.2 | V | | OUT High Level | I = -100mA, VDD - OUT | | 0.6 | 1.2 | V | | Rise/Fall Time | (Note 1) | | 20 | 100 | ns | | Soft start Section | | | | | | | Soft start Current | SS = 2V | -9 | -11 | -13 | μΑ | | Chip Enable Section | | | | | | | VIH | | 1.9 | 2.0 | 2.1 | V | | VIL | | 1.7 | 1.8 | 1.9 | V | | Hysteresis | | 180 | 230 | 280 | mV | | Source Current | | 5 | 10 | 15 | μА | | Overall Section | | | | | | | Start-Up Current | VDD < Start Threshold | | 85 | 120 | μΑ | | Operating Supply Current | VC = 0V | | 300 | 600 | μА | | VDD Zener Shunt Voltage | Icc = 10mA | 13.5 | 15 | 16.5 | ٧ | | IDD Stand-by Shunt Voltage | EN = 0V | | 100 | 150 | μА | Note 1: Guaranteed by design. Not 100% tested in production #### **PIN DESCRIPTIONS** CT: Oscillator timing capacitor pin. Minimum value is 100pF. **DCMIN:** Input for programming minimum duty cycle where pulse skipping begins. This pin can be grounded to disable minimum duty cycle feature and pulse skipping. **EN:** Enable input. This pin has an internal $10\mu A$ pull-up. A logic low input inhibits the PWM output and causes the soft start capacitor to be discharged. GND: Circuit ground. **GT:** Pin for controlling the gate of an external depletion mode N-MOSFET for the startup supply. The external N-MOSFET regulates VDD to 7.5V until the bootstrap supply comes up, then GT goes low. **ISEN:** Input for overcurrent comparator. This function can be used for pulse-by-pulse current limiting. The threshold is 0.5V nominal. ## **PIN DESCRIPTIONS (cont.)** **OUT:** Gate drive output to external N-MOSFET. **REF:** 4.0V reference output. A minimum value bypass capacitor of $1.0\mu F$ is required for stability. RT1: Resistor pin to program oscillator charging current. The oscillator charging current is $9.2 \cdot \frac{2.0V}{R_{BTL}}$ See Application Diagram Figure 1. The current in RT1 is $\frac{2.0V}{RRT1}$ . The value of RRT1 should be between 220k and $1M\Omega$ . RT2: Resistor pin to program oscillator discharge time. The minimum value of RRT2 is $10k\Omega$ . See Application Diagram Figure 1. **SS:** Soft start capacitor pin. The charging current out of SS is 3.75X the current in RRT1. **SYNC:** Oscillator synchronization pin. Rising edge triggered CMOS/TTL compatible input with a 2.1V threshold. SYNC should be grounded if not used. The minimum pulse width of the SYNC signal is 100ns. VC: Control voltage input to PWM comparator. The nominal control range of VC is 1.0V to 2.5V. VDD: Chip input power with an 15V internal clamp. VDD is regulated by startup FET to 7.5V until the bootstrap voltage comes up. VDD should be bypassed at the chip with a 0.1µF minimum capacitor. ### **APPLICATION INFORMATION** Figure 1. Application Diagram The UCC3581's oscillator allows the user the flexibility to program the frequency and the duty cycle by adjusting two resistors and a capacitor. Application Diagram Figure 1 shows these components as RRT1, RRT2, and CT. RRT1 programs the timing capacitor charging current which results in a linear ramp charging CT. Discharge of CT is accomplished though RRT2 which results in a standard RC discharge waveform. The oscillator on-time (CT charging) is calculated by the formula toN = 0.082 • RRT1 • CT. The off-time (CT discharging) is calculated by the formula $toff = 0.95 \bullet Rrt2 \bullet CT$ . Resistor RRT1 programs the charging current. The current in RRT1 is 2.0V RBT1 CT charging current is 9.2 times the current in RRT1. RRT1 can range from 220k $\Omega$ to 1M $\Omega$ . Minimum capacitor size is 100pF, and minimum RRT2 size is 10k. **APPLICATION INFORMATION (cont.)** Figure 2. Oscillator A Block Diagram of the Oscillator is shown in Figure 2. The oscillator also has an external synchronization pin. When a low to high level is detected, and if the oscillator's output is in the high state (CT charging), the oscillator output immediately goes low and CT starts discharging. The sync input is rising edge sensitive and is ignored when the oscillator output is low. The externally bypassed 4.0V reference is controlled by undervoltage lockout and chip enable circuitry. The enable input is internally tied to a $10\mu A$ current source which allows the pin to be driven by an open collector driver. The part is also enabled if EN floats. The UCC3581 has a soft start function which requires a user supplied external timing capacitor. When in soft start mode, the soft start capacitor, Css, is charged with a constant current source. The soft start current is 3.75X the current in RRT1. There is an on-chip control amplifier, which when driving the gate of an external depletion mode N-MOSFET, acts as a 7.5V linear preregulator supplying VDD directly from the primary input power line. The preregulator may subsequently be fully disabled by a tertiary bootstrap winding providing a minimum of 8.2V to the VDD pin. The circuit shown in Figure 3 illustrates the use of the UCC3581 in a micropower application. The isolated 5V flyback power supply uses a minimum of parts and operates over an 8:1 input voltage range (15VDC to 120VDC) while delivering a regulated 5V output with a load swing from 0 to 1 watt. It operates in the discontinuous mode at light load or high line, and continuous mode at heavier loads and lower line voltages. Higher input line voltages are possible by simply increasing the voltage ratings of C1, Q1, D1 and D2. The most notable feature of the design is its efficiency. With a load of 1 watt, the typical efficiency is 82%, dropping to 70% around 50mW. With a load of only 12.5mW, the efficiency remains as high as 50%. At this load, with an input of 50V, the total input current is only 500 $\mu$ A. Note that the power supply can be disabled by pulling the UCC3581 enable pin low, in which case the input current drops to less than 150 $\mu$ A. The UCC3581 achieves very low losses by means of low quiescent current and pulse skipping at light loads which reduces switching losses. The degree of pulse skipping is controlled by programming the minimum duty cycle. In this example, the frequency is 35kHz at maximum load and drops to <2kHz at 12.5mW load (minimum pulse width of around 6µsec, or 21% duty cycle at 35kHz). Another way losses are reduced is operating with a VDD of around 10V rather than the more common 12V to 16V. At such light primary currents, the MOSFET remains in full saturation with a gate drive voltage well below 10V. Gate drive losses are minimized by choosing a MOSFET with low total gate charge, in this case only 8nC maximum. By choosing a large gate drive resistor, EMI is Figure 3. Micropower Power Supply with 50% Efficiency at 12.5mW Load minimized by reducing peak currents. Due to pulse skipping, switching times are less critical for efficiency at light load. The shunt regulator (LM3411) and optocoupler (MOC8100) are also key to the efficiency at such light loads, and were chosen for their low operating current. The LM3411 has a quiescent current of only 150µA maximum (compared to 1mA for the more common TL431). In addition, because it is not a three terminal device, the LM3411's quiescent current does not flow in the optocoupler LED. Since this bias current is not in the feedback control path, a higher value pull-up resistor can be used on the optocoupler output transistor, further reducing losses. A rather large soft start capacitor was chosen to give a startup time of several hundred milliseconds, reducing the input surge current while the output is coming up. Note that for stability, the UCC3581 VREF bypass capaci- tor needs to be at least $1\mu F$ . The VDD supply also needs some capacitance to hold it up between pulses at light load and high line, where the frequency may drop to less than 1kHz due to pulse skipping. Otherwise it may drop low enough for the startup MOSFET to be biased on, lowering efficiency. If the sync input is used, it should not be left in a high impedance state where noise could cause false triggering. If unused, it should be grounded. The transformer was designed with a standard Magnetics RM8 ferrite core using P material, gapped for an AL of 1600mH/1000Turn<sup>2</sup>. The primary consists of 44 turns, while the 5V secondary has 10 turns and the bootstrap winding 18 turns. For simplicity, all the windings can be #28 AWG. A two section bobbin was used to provide high primary to secondary isolation. A much smaller design, with reduced isolation, could have been done for this low power level. Figure 4. UCC3581 Breadboard Efficiency vs. Line and Load