

August 1986 Revised April 2000

## DM74S112

# **Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop** with Preset, Clear, and Complementary Outputs

## **General Description**

This device contains two independent negative-edge-triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the transition time of the negative going edge of the clock pulse. Data on the J and K inputs can be changed while the clock is HIGH or LOW without affecting the outputs as long as setup and hold times are not violated. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the other inputs.

## **Ordering Code:**

| Order Number | Package Number | Package Description                                                   |
|--------------|----------------|-----------------------------------------------------------------------|
| DM74S112     | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide |

#### **Connection Diagram**



## **Function Table**

|    |     | Out          | puts |   |                      |                  |  |
|----|-----|--------------|------|---|----------------------|------------------|--|
| PR | CLR | CLK          | J    | K | Q                    | Q                |  |
| L  | Н   | X            | Х    | Х | Н                    | L                |  |
| Н  | L   | Х            | Х    | Х | L                    | Н                |  |
| L  | L   | X            | Χ    | Χ | H*                   | H*               |  |
| Н  | Н   | $\downarrow$ | L    | L | $Q_0$                | $\overline{Q}_0$ |  |
| Н  | Н   | $\downarrow$ | Н    | L | Н                    | L                |  |
| Н  | Н   | $\downarrow$ | L    | Н | L H                  |                  |  |
| Н  | Н   | $\downarrow$ | Н    | Н | Toggle               |                  |  |
| Н  | Н   | Н            | Х    | Х | $Q_0 \overline{Q}_0$ |                  |  |

- H = HIGH Logic Level
- X = Either LOW or HIGH Logic Level
- $L = LOW \ Logic \ Level$
- ↓ = Negative going edge of pulse.

 $Q_0$  = The output logic level of Q before the indicated input conditions were established.

- \* = This configuration is nonstable; that is, it will not persist when either the preset and/or clear inputs return to its inactive (HIGH) level.
- Toggle = Each output changes to the complement of its previous level on each falling edge of the clock pulse.

# Absolute Maximum Ratings(Note 1)

Supply Voltage 7V Input Voltage 5.5V Operating Free Air Temperature Range  $0^{\circ}\text{C to } +70^{\circ}\text{C}$  Storage Temperature Range  $-65^{\circ}\text{C to } +150^{\circ}\text{C}$ 

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# **Recommended Operating Conditions**

| Symbol           | Parameter                        |            | Min  | Nom | Max  | Units |
|------------------|----------------------------------|------------|------|-----|------|-------|
| V <sub>CC</sub>  | Supply Voltage                   |            | 4.75 | 5   | 5.25 | V     |
| V <sub>IH</sub>  | HIGH Level Input Volt            | age        | 2    |     |      | V     |
| V <sub>IL</sub>  | LOW Level Input Volta            | age        |      |     | 0.8  | V     |
| I <sub>OH</sub>  | HIGH Level Output Co             | urrent     |      |     | -1   | mA    |
| I <sub>OL</sub>  | LOW Level Output Cu              | rrent      |      |     | 20   | mA    |
| f <sub>CLK</sub> | Clock Frequency (Not             | e 2)       | 0    | 125 | 80   | MHz   |
| f <sub>CLK</sub> | Clock Frequency (Note 3)         |            | 0    | 80  | 60   | MHz   |
| t <sub>W</sub>   | Pulse Width                      | Clock HIGH | 6    |     |      |       |
|                  | (Note 2)                         | Clock LOW  | 6.5  |     |      | ns    |
|                  |                                  | Clear LOW  | 8    |     |      | 115   |
|                  |                                  | Preset LOW | 8    |     |      | Ī     |
| t <sub>W</sub>   | Pulse Width                      | Clock HIGH | 8    |     |      |       |
|                  | (Note 3)                         | Clock LOW  | 8    |     |      |       |
|                  |                                  | Clear LOW  | 10   |     |      | ns    |
|                  |                                  | Preset LOW | 10   |     |      | 1     |
| t <sub>SU</sub>  | Setup Time (Note 4)(Note 5)      |            | 7↓   |     |      | ns    |
| t <sub>H</sub>   | Input Hold Time (Note 4)(Note 5) |            | 0↓   |     |      | ns    |
| T <sub>A</sub>   | Free Air Operating Te            | mperature  | 0    |     | 70   | °C    |

Note 2:  $C_L = 15$  pF,  $R_L = 280\Omega$ ,  $T_A = 25^{\circ}C$  and  $V_{CC} = 5V$ .

Note 3:  $C_L = 50$  pF,  $R_L = 280\Omega$ ,  $T_A = 25$ °C and  $V_{CC} = 5V$ .

Note 4:  $T_A = 25^{\circ}C$  and  $V_{CC} = 5V$ .

Note 5: The symbol  $(\downarrow)$  indicates the falling edge at the clock pulse is used for reference.

### **Electrical Characteristics**

over recommended operating free air temperature (unless otherwise noted)

| Symbol          | Parameter                                               | Condition                                    | Min    | Typ<br>(Note 6) | Max  | Units |      |
|-----------------|---------------------------------------------------------|----------------------------------------------|--------|-----------------|------|-------|------|
| VI              | Input Clamp Voltage                                     | $V_{CC} = Min, I_I = -18 \text{ mA}$         |        |                 | -1.2 | V     |      |
| V <sub>OH</sub> | HIGH Level V <sub>CC</sub> = Min, I <sub>OH</sub> = Max |                                              | 2.7    | 3.4             |      | V     |      |
|                 | Output Voltage                                          | $V_{IL} = Max, V_{IH} = Min$                 |        | 2.1             | 3.4  |       | V    |
| V <sub>OL</sub> | LOW Level                                               | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max |        |                 |      | 0.5   | V    |
|                 | Output Voltage                                          | $V_{IH} = Min, V_{IL} = Max$                 |        |                 |      | 0.5   | ľ    |
| I               | Input Current @ Max Input Voltage                       | $V_{CC} = Max, V_I = 5.5V$                   |        |                 |      | 1     | mA   |
| I <sub>IH</sub> | HIGH Level                                              | V <sub>CC</sub> = Max                        | J, K   |                 |      | 50    |      |
|                 | Input Current                                           | $V_{I} = 2.7V$                               | Clear  |                 |      | 100   |      |
|                 |                                                         |                                              | Preset |                 |      | 100   | μΑ   |
|                 |                                                         |                                              | Clock  |                 |      | 100   |      |
| I <sub>IL</sub> | LOW Level                                               | V <sub>CC</sub> = Max                        | J, K   |                 |      | -1.6  |      |
|                 | Input Current                                           | $V_{I} = 0.5V$                               | Clear  |                 |      | -7    | mA   |
|                 |                                                         | (Note 7)                                     | Preset |                 |      | -7    | IIIA |
|                 |                                                         |                                              | Clock  |                 |      | -4    |      |
| los             | Short Circuit Output Current                            | V <sub>CC</sub> = Max (Note 8)               |        | -40             |      | -100  | mA   |
| Icc             | Supply Current                                          | V <sub>CC</sub> = Max (Note 9)               |        |                 | 30   | 50    | mA   |

Note 6: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25$ °C.

 $\textbf{Note 7:} \ \textbf{Clear is tested with preset HIGH and preset is tested with clear HIGH.}$ 

Note 8: Not more than one output should be shorted at a time, and the duration should not exceed one second.

Note 9: With all outputs OPEN,  $I_{CC}$  is measured with the Q and  $\overline{Q}$  outputs HIGH in turn. At the time of measurement, the clock input is grounded.

# **Switching Characteristics**

at  $V_{CC} = 5V$  and  $T_A = 25^{\circ}C$ 

|                  |                                                    | From (Input)    |                  |                        |     |                        |     |
|------------------|----------------------------------------------------|-----------------|------------------|------------------------|-----|------------------------|-----|
| Symbol           | Parameter                                          |                 | C <sub>L</sub> = | C <sub>L</sub> = 15 pF |     | C <sub>L</sub> = 50 pF |     |
|                  |                                                    | To (Output)     | Min              | Max                    | Min | Max                    | 1   |
| f <sub>MAX</sub> | Maximum Clock Frequency                            |                 | 80               |                        | 60  |                        | MHz |
| t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | Preset to Q     |                  | 7                      |     | 9                      | ns  |
| t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | Preset to Q     |                  | 7                      |     | 12                     | ns  |
| t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | Clear to Q      |                  | 7                      |     | 9                      | ns  |
| t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | Clear to Q      |                  | 7                      |     | 12                     | ns  |
| t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | Clock to Q or Q |                  | 7                      |     | 9                      | ns  |
| t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | Clock to Q or Q |                  | 7                      |     | 12                     | ns  |

# Outputs

### Physical Dimensions inches (millimeters) unless otherwise noted



16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com



Dual Negative-Edge-Triggered J-K Flip-Flop with Preset Clear and Complementary Ou

Generic P/N 74S112

# **Contents**

**General Description** 

**Features** 

Datasheet

Availability, Models, Samples & Pricing

# **General Description**

This device contains two independent negative-edge-triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops on the falling edge of the clock pulse. The c triggering occurs at a voltage level and is not directly related to the transition time of the negative gedge of the clock pulse. Data on the J and K inputs can be changed while the clock is HIGH or LOV without affecting the outputs as long as setup and hold times are not violated. A low logic level on t preset or clear inputs will set or reset the outputs regardless of the logic levels of the other inputs.

# **Features**

# **Datasheet**

Receive datasheet via E-mail or download now; use Adobe Acrobat to view...

DM74S112 Dual Negative-Edge-Triggered J-K Flip-Flop with Preset, Clear, and Complementary Outputs (43 Kbytes; 29-JUL-00)

1 of 2 8/4/00 2:54 PM

# Availability, Models, Samples & Pricing

| Part Number | Grade Pack | age  | Status    | Models             |       | Budgetary<br>Pricing |                           | Std        | Package |                     |
|-------------|------------|------|-----------|--------------------|-------|----------------------|---------------------------|------------|---------|---------------------|
| Tart Number | Graue      | Type | #<br>pins | Status             | SPICE | IBIS                 | Quantity                  | \$US<br>ea |         | Marking             |
| DM74S112N   | Comm       | MDIP | 16        | Full<br>Production | N/A   | N/A                  | 1-24<br>25-99<br>100-1000 | 1          | N/A     | \$Y&Z&4&<br>DM74S11 |
| DM74S112CW  | Comm       | waf  | er        | Preliminary        | N/A   | N/A                  |                           | N/A        | N/A     |                     |

Quick Search Company What's New Products Search Tools Contact Fairchild Home

2 of 2 8/4/00 2:54 PM