

# **General Description**

The 8101925 is a high performance, low jitter/low phase noise VCXO from IDT. The 8101925 works in conjunction with a 25MHz pullable crystal to generate an LVCMOS/LVTTL output clock of 25MHz from an input clock of 5MHz or 19.44MHz. The output range is ±100ppm around the nominal crystal frequency. The device is packaged in a small 16 TSSOP package and is ideal for use on space constrained boards.

### **Features**

- One single-ended LVCMOS or LVTTL output
- One single-ended clock accepts the following input types: LVCMOS, LVTTL
- Output frequency: 25MHz
- Accepts 5MHz or 19.44MHz with auto input frequency detect
- Absolute pull range (APR): ±100ppm
- RMS phase jitter. (12kHz 5MHz): 0.4ps (typical)
- Full 3.3V supply, or 3.3V core/2.5V output supply
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package
- For functional replacement part use 810252

# **Block Diagram**



# **Pin Assignment**



16-Lead TSSOP 4.4mm x 5.0mm x 0.925mm package body G Package **Top View** 



**Table 1. Pin Descriptions** 

| Number    | Name                 | Ту                         | /pe      | Description                                                                         |
|-----------|----------------------|----------------------------|----------|-------------------------------------------------------------------------------------|
| 1, 5, 6   | nc                   | Unused                     |          | No connect.                                                                         |
| 2, 9, 14  | GND                  | Power                      |          | Power supply ground.                                                                |
| 3         | Q                    | Output                     |          | Single-ended clock output. LVCMOS/ LVTTL interface levels.                          |
| 4         | $V_{DDO}$            | Power                      |          | Output power supply pin.                                                            |
| 7         | $V_{DDA}$            | Power                      |          | Analog supply pin.                                                                  |
| 8, 16     | V <sub>DD</sub>      | Power                      |          | Core power supply pins.                                                             |
| 10,<br>11 | XTAL_OUT,<br>XTAL_IN | Input                      |          | VCXO crystal oscillator interface. XTAL_IN is the input. XTAL_OUT is the output.    |
| 12        | LF0                  | Analog<br>Input/<br>Output |          | Output to external loop filter. Charge pump output.                                 |
| 13        | LF1                  | Analog<br>Input/<br>Output |          | Input from external loop filter. VCXO control voltage input.                        |
| 15        | CLK                  | Input                      | Pulldown | Single-ended clock input with auto frequency detect. LVCMOS/LVTTL interface levels. |

NOTE: Pulldown refers to an internal input resistor. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions            | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|----------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                            |         | 4       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                            |         | 51      |         | kΩ    |
| D                     | Output Impedance        | V <sub>DDO</sub> = 3.3V±5% |         | 17      |         | Ω     |
| R <sub>OUT</sub>      | Output impedance        | V <sub>DDO</sub> = 2.5V±5% |         | 20      |         | Ω     |



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                     | Rating                          |
|------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>          | 4.6V                            |
| Inputs, V <sub>I</sub>                   | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, V <sub>O</sub>                  | -0.5V to V <sub>DD</sub> + 0.5V |
| Package Thermal Impedance, $\theta_{JA}$ | 81.2°C/W (0 mps)                |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C                  |

## **DC Electrical Characteristics**

Table 3A. Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| $V_{DD}$         | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465           | V     |
| $V_{DDA}$        | Analog Supply Voltage |                 | V <sub>DD</sub> – 0.05 | 3.3     | V <sub>DD</sub> | V     |
| $V_{DDO}$        | Output Supply Voltage |                 | 3.135                  | 3.3     | 3.465           | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                        |         | 83              | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        |         | 5               | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |                        |         | 1               | mA    |

## Table 3B. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40$ °C to 85°C to 85°C to 85°C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| $V_{DD}$         | Core Supply Voltage   |                 | 2.375                  | 2.5     | 2.625           | V     |
| $V_{DDA}$        | Analog Supply Voltage |                 | V <sub>DD</sub> - 0.05 | 2.5     | V <sub>DD</sub> | V     |
| $V_{DDO}$        | Output Supply Voltage |                 | 2.375                  | 2.5     | 2.625           | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                        |         | 81              | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        |         | 5               | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |                        |         | 1               | mA    |



Table 3C. LVCMOS/LVTTL DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol           | Parameter            | Test Conditions                                                   | Minimum | Typical | Maximum               | Units |
|------------------|----------------------|-------------------------------------------------------------------|---------|---------|-----------------------|-------|
| V                | Input                | V <sub>DD</sub> = 3.465V                                          | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IH</sub>  | High Voltage         | V <sub>DD</sub> = 2.625V                                          | 1.7     |         | V <sub>DD</sub> + 0.3 | V     |
| V                | Input                | V <sub>DD</sub> = 3.465V                                          | -0.3    |         | 0.8                   | V     |
| V <sub>IL</sub>  | Low Voltage          | V <sub>DD</sub> = 2.625V                                          | -0.3    |         | 0.7                   | V     |
| V <sub>LF1</sub> | VCXO Control Voltage |                                                                   | 0       |         | $V_{DD}$              | V     |
| I <sub>IH</sub>  | Input High Current   | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V or 2.625V              |         |         | 150                   | μA    |
| I <sub>IL</sub>  | Input Low Current    | V <sub>DD</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V          | -5      |         |                       | μA    |
| V                | Output High Voltage  | $V_{DDO} = 3.3V \pm 5\%, I_{OH} = -12mA$                          | 2.6     |         |                       | V     |
| V <sub>OH</sub>  | Output High Voltage  | $V_{DDO} = 2.5V \pm 5\%, I_{OH} = -12mA$                          | 1.8     |         |                       | V     |
| V <sub>OL</sub>  | Output Low Voltage   | $V_{DDO} = 3.3V \text{ or } 2.5V \pm 5\%,$ $I_{OL} = 12\text{mA}$ |         |         | 0.5                   | V     |

### **AC Electrical Characteristics**

Table 4A. AC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter                            | Test Conditions                                              | Minimum | Typical | Maximum | Units |
|------------------|--------------------------------------|--------------------------------------------------------------|---------|---------|---------|-------|
| f <sub>OUT</sub> | Output Frequency                     |                                                              |         | 25      |         | MHz   |
| 4                | Input Fraguency                      |                                                              |         |         | 5       | MHz   |
| † <sub>IN</sub>  | Input Frequency                      |                                                              |         |         | 19.44   | MHz   |
| tjit(θ)          | RMS Phase Jitter (Random);<br>NOTE 1 | f <sub>OUT</sub> = 25MHz, Integration Range:<br>12kHz – 5MHz |         | 0.4     |         | ps    |
| $t_R / t_F$      | Output Rise/Fall Time                | 20% to 80%                                                   | 650     |         | 1050    | ps    |
| odc              | Output Duty Cycle                    |                                                              | 40      |         | 60      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized using a 48Hz bandwidth filter.

NOTE 1: Refer to the Phase Noise Plot.

Table 4B. AC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 2.5V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol                          | Parameter                  | Test Conditions                                              | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------|--------------------------------------------------------------|---------|---------|---------|-------|
| f <sub>OUT</sub>                | Output Frequency           |                                                              |         | 25      |         | MHz   |
| f                               | Input Frequency            |                                                              |         |         | 5       | MHz   |
| f <sub>IN</sub>                 | input Frequency            |                                                              |         |         | 19.44   | MHz   |
| tjit(θ)                         | RMS Phase Jitter (Random); | f <sub>OUT</sub> = 25MHz, Integration Range:<br>12kHz – 5MHz |         | 0.4     |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time      | 20% to 80%                                                   | 900     |         | 1600    | ps    |
| odc                             | Output Duty Cycle          |                                                              | 40      |         | 60      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. Device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized using a 48Hz bandwidth filter.



# **Typical Phase Noise at 25MHz**





## **Parameter Measurement Information**



3.3V Core/3.3V LVCMOS Output Load AC Test Circuit



**RMS Phase Jitter** 



**Output Duty Cycle/Pulse Width/Period** 



3.3V Core/2.5V LVCMOS Output Load AC Test Circuit



**Output Rise/Fall Time** 



## **Applications Information**

Choosing the correct external components and having a proper printed circuit board (PCB) layout is a key task for quality operation of the VCXO-PLL. In choosing a crystal, special precaution must be taken with the package and load capacitance (C<sub>i</sub>). In addition, frequency, accuracy and temperature range must also be considered. Since the pulling range of a crystal also varies with the package, it is recommended that a metal-canned package like HC49 be used. Generally, a metal-canned package has a larger pulling range than a surface mounted device (SMD). For crystal selection information, refer to the *VCXO Crystal Selection Application Note*.

The crystal's load capacitance  $C_{\scriptscriptstyle L}$  characteristic determines its resonating frequency and is closely related to the VCXO tuning range. The total external capacitance seen by the crystal when installed on a board is the sum of the stray board capacitance, IC package lead capacitance, internal varactor capacitance and any installed tuning capacitors ( $C_{\scriptscriptstyle TUNE}$ ).

If the crystal's  $C_{\iota}$  is greater than the total external capacitance, the VCXO will oscillate at a higher frequency than the crystal specification. If the crystal's  $C_{\iota}$  is lower than the total external capacitance, the VCXO will oscillate at a lower frequency than the crystal specification. In either case, the absolute tuning range is reduced. The correct value of  $C_{\iota}$  is dependent on the characteristics of the VCXO. The recommended  $C_{\iota}$  in the Crystal Parameter Table balances the tuning range by centering the tuning curve.

The frequency of oscillation in the third overtone mode is not necessarily at exactly three times the fundamental frequency. The mechanical properties of the quartz element dictate the position of the overtones relative to the fundamental. The oscillator circuit may excite both the fundamental and overtone modes simultaneously. This will cause a nonlinearity in the tuning curve. This potential problem is the reason VCXO crystals are required to be tested for absence of any activity inside a  $\pm 200 \mathrm{ppm}$  window at three times the fundamental frequency. Refer to  $F_{L_3\mathrm{OVT}}$  and  $F_{L_3\mathrm{OVT_spurs}}$  in the Crystal Characteristics Table.

The crystal and external loop filter components should be kept as close as possible to the device. Loop filter and crystal traces should be kept short and separated from each other. Other signal traces should be kept separate and not run underneath the device, loop filter or crystal components.



#### **VCXO Characteristics Table**

| Symbol            | Parameter                 | Typical | Units |
|-------------------|---------------------------|---------|-------|
| k <sub>VCXO</sub> | VCXO Gain                 | 15      | kHz/V |
| $C_{V\_LOW}$      | Low Varactor Capacitance  | 9.8     | pF    |
| $C_{V\_HIGH}$     | High Varactor Capacitance | 22.7    | pF    |

#### VCXO-PLL Loop Bandwidth Selection Table

| Bandwidth    | Crystal<br>Frequency<br>(MHz) | $R_{S}$ (k $\Omega$ ) | C <sub>S</sub> (µF) | C <sub>P</sub> (pF) |
|--------------|-------------------------------|-----------------------|---------------------|---------------------|
| 48Hz (Low)   | 25MHz                         | 50                    | 1                   | 1500                |
| 210Hz (Mid)  | 25MHz                         | 220                   | 0.03                | 270                 |
| 478Hz (High) | 25MHz                         | 500                   | 0.01                | 100                 |

#### **Crystal Characteristics**

| Symbol                          | Parameter                                     | Test Conditions | Minimum | Typical    | Maximum | Units |
|---------------------------------|-----------------------------------------------|-----------------|---------|------------|---------|-------|
|                                 | Mode of Oscillation                           |                 |         | Fundamenta | al      |       |
| f <sub>N</sub>                  | Frequency                                     |                 |         | 25         |         | MHz   |
| f <sub>T</sub>                  | Frequency Tolerance                           |                 |         |            | ±20     | ppm   |
| f <sub>S</sub>                  | Frequency Stability                           |                 |         |            | ±20     | ppm   |
|                                 | Operating Temperature Range                   |                 | -40     |            | +85     | 0C    |
| C <sub>L</sub>                  | Load Capacitance                              |                 |         | 10         |         | pF    |
| Co                              | Shunt Capacitance                             |                 |         | 4          |         | pF    |
| F <sub>L_3OVT</sub>             | 3 <sup>rd</sup> Overtone F <sub>L</sub>       |                 | 200     |            |         | ppm   |
| F <sub>L_3OVT_spurs</sub>       | 3 <sup>rd</sup> Overtone F <sub>L</sub> Spurs |                 | 200     |            |         | ppm   |
| C <sub>O</sub> / C <sub>1</sub> | Pullability Ratio                             |                 |         | 220        | 240     |       |
| ESR                             | Equivalent Series Resistance                  |                 |         |            | 40      | Ω     |
|                                 | Drive Level                                   |                 |         |            | 1       | mW    |
|                                 | Aging @ 25 <sup>0</sup> C                     | First Year      |         |            | ±3      | ppm   |
|                                 | Aging @ 25 °C                                 | Ten Years       |         |            | ±10     | ppm   |



## **Recommendations for Unused Input Pins**

## Inputs:

### **CLK Input**

For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a  $1 k\Omega$  resistor can be tied from the CLK input to ground.

### **Crystal Inputs**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from XTAL\_IN to ground.

## **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 8101925 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD_i}$   $V_{DDA}$  and  $V_{DDO}$  should be individually connected to the power supply plane through vias, and  $0.01\mu F$  bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic  $V_{DD}$  pin and also shows that  $V_{DDA}$  requires that an additional  $10\Omega$  resistor along with a  $10\mu F$  bypass capacitor be connected to the  $V_{DDA}$  pin.



Figure 1. Power Supply Filtering



### **Power Considerations**

This section provides information on power dissipation and junction temperature for the 8101925. Equations and example calculations are also provided.

### 1. Power Dissipation.

The total power dissipation for the 8101925 is the sum of the core power plus the power dissipation in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

- Power (core)<sub>MAX</sub> =  $V_{DD-MAX}$  \* ( $I_{DD} + I_{DDA}$ ) = 3.465V \*(83mA + 5mA) = **304.92mW**
- Power (output)<sub>MAX</sub> = V<sub>DDO MAX</sub> \* I<sub>DDO MAX</sub> = 3.465V \* 1mA = 3.465mW
- Output Impedance  $R_{OUT}$  Power Dissipation due to Loading  $50\Omega$  to  $V_{DD}/2$  Output Current  $I_{OUT} = V_{DD\ MAX}$  /  $[2*(50\Omega + R_{OUT})] = 3.465V$  /  $[2*(50\Omega + 17\Omega)] = 25.8mA$
- Power Dissipation on the R<sub>OUT</sub> per LVCMOS output Power (R<sub>OUT</sub>) = R<sub>OUT</sub> \* (I<sub>OUT</sub>)<sup>2</sup> =  $17\Omega$  \* (25.8mA)<sup>2</sup> = **11.3mW per output**

#### **Total Power Dissipation**

#### **Total Power**

- = Power (core)<sub>MAX</sub> + Power (output)<sub>MAX</sub> + Power ( $R_{OUT}$ )
- = 304.92 mW + 3.465 mW + 11.3 mW
- = 319.685mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Ti = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A = Ambient Temperature$ 

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 81.2°C/W per Table 5 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 0.320W \* 81.2°C/W = 111°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

## Table 5. Thermal Resistance $\theta_{\text{JA}}$ for 16 Lead TSSOP, Forced Convection

| $\theta_{JA}$ by Velocity                   |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 81.2°C/W | 73.9°C/W | 70.2°C/W |  |  |



# **Reliability Information**

Table 6.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 16 Lead TSSOP

| $\theta_{JA}$ vs. Air Flow                  |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 81.2°C/W | 73.9°C/W | 70.2°C/W |  |  |

## **Transistor Count**

The transistor count for 8101925: 2265

# **Package Outline and Package Dimensions**

Package Outline - G Suffix for 16 Lead TSSOP



Table 7. Package Dimensions for 16 Lead TSSOP

| All Dimensions in Millimeters |            |         |  |  |
|-------------------------------|------------|---------|--|--|
| Symbol                        | Minimum    | Maximum |  |  |
| N                             | 16         |         |  |  |
| Α                             |            | 1.20    |  |  |
| A1                            | 0.5        | 0.15    |  |  |
| A2                            | 0.80       | 1.05    |  |  |
| b                             | 0.19       | 0.30    |  |  |
| С                             | 0.09       | 0.20    |  |  |
| D                             | 4.90       | 5.10    |  |  |
| Е                             | 6.40 Basic |         |  |  |
| E1                            | 4.30       | 4.50    |  |  |
| е                             | 0.65 Basic |         |  |  |
| L                             | 0.45       | 0.75    |  |  |
| α                             | 0°         | 8°      |  |  |
| aaa                           |            | 0.10    |  |  |

Reference Document: JEDEC Publication 95, MO-153



# **Ordering Information**

## **Table 8. Ordering Information**

| Part/Order Number | Marking  | Package                   | Shipping Packaging | Temperature   |
|-------------------|----------|---------------------------|--------------------|---------------|
| 8101925AGILF      | 01925AIL | 16 Lead "Lead-Free" TSSOP | Tube               | -40°C to 85°C |
| 8101925AGILFT     | 01925AIL | 16 Lead "Lead-Free" TSSOP | Tape & Reel        | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

# **Revision History Sheet**

| Rev | Table | Page | Description of Change                                                                                              | Date    |
|-----|-------|------|--------------------------------------------------------------------------------------------------------------------|---------|
| А   |       | 1    | Product Discontinuation Notice - Last time buy expires November 2, 2016.  PDN# CQ-15-05  Update data sheet format. | 11/4/15 |
| В   |       | 1    | Obsolete datasheet per PDN# CQ-15-05. Updated datasheet header/footer.                                             | 11/7/16 |
|     |       |      |                                                                                                                    |         |
|     |       |      |                                                                                                                    |         |

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/