# Intel® 80C186EA/80C188EA AND 80L186EA/80L188EA 16-Bit High-Integration Embedded Processors #### **Datasheet** - Intel<sup>®</sup> 80C186 Upgrade for Power Critical Applications - Fully Static Operation - True CMOS Inputs and Outputs #### **Product Features** - Integrated Feature Set - —Static 186 CPU Core - —Power Save, Idle and Powerdown Modes - -Clock Generator - —2 Independent DMA Channels - —3 Programmable 16-Bit Timers - —Dynamic RAM Refresh Control Unit - Programmable Memory and Peripheral Chip Select Logic - —Programmable Wait State Generator - —Local Bus Controller - System-Level Testing Support (High Impedance Test Mode) - Speed Versions Available (3V) - —13 MHz (Intel® 80L186EA13/ 80L188EA13) - ---8 MHz (Intel® 80L186EA8/ 80L188EA8) - Direct Addressing Capability to 1 Mbyte Memory and 64 Kbyte I/O - Supports Intel<sup>®</sup> 80C187 Numeric Coprocessor Interface (Intel<sup>®</sup> 80C186EA only) - Available in the Following Packages: - —68-Pin Plastic Leaded Chip Carrier (PLCC) - Available in Extended Temperature Range (-40°C to +85°C) - Speed Versions Available (5V): - -25 MHz (Intel® 80C186EA25/80C188EA25) - --20 MHz (Intel® 80C186EA20/80C188EA20) - —13 MHz (Intel<sup>®</sup> 80C186EA13/80C188EA13) The Intel® 80C186EA is a CHMOS high integration embedded microprocessor. The Intel® 80C186EA includes all of the features of an "Enhanced Mode" Intel® 80C186 while adding the additional capabilities of Idle and Powerdown Modes. In Numerics Mode, the Intel® 80C186EA interfaces directly with an Intel® 80C187 Numerics Coprocessor. Order Number: 272432-004 April 2002 Information in this document is provided in connection with Intel<sup>®</sup> products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Intel® 80C186EA/80C188EA AND 80L186EA/80L188EA may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. Copyright © Intel Corporation, 2002 AlertVIEW, i960, AnyPoint, AppChoice, BoardWatch, BunnyPeople, CablePort, Celeron, Chips, Commerce Cart, CT Connect, CT Media, Dialogic, DM3, EtherExpress, ETOX, FlashFile, GatherRound, i386, i486, iCat, iCOMP, Insight960, InstantIP, Intel Iogo, Intel386, Intel486, Intel740, IntelDX2, IntelDX4, IntelSX2, Intel ChatPad, Intel Create&Share, Intel Dot.Station, Intel GigaBlade, Intel Inside, Intel Inside, Intel Inside, Intel Inside, Intel Inside, Intel Play, Intel Play logo, Intel NetBurst, Intel NetStructure, Intel Play, Intel Play logo, Intel NetConcert, Intel SingleDriver, Intel SpeedStep, Intel StrataFlash, Intel TeamStation, Intel WebOutfitter, Intel Xeon, Intel XScale, Itanium, JobAnalyst, LANDesk, LanRover, MCS, MMX, MMX logo, NetPort, NetportExpress, Optimizer logo, OverDrive, Paragon, PC Dads, PC Parents, Pentium, Pentium II Xeon, Pentium III Xeon, Performance at Your Command, ProShare, RemoteExpress, Screamline, Shiva, SmartDie, Solutions960, Sound Mark, StorageExpress, The Computer Inside, The Journey Inside, This Way In, TokenExpress, Trillium, Vivonic, and VTune are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries \*Other names and brands may be claimed as the property of others. | 1.0 | INTE | RODUCTION | 8 | |-----|------|-------------------------------------------------------------|----| | | | | | | 2.0 | | EL <sup>®</sup> 80C186EA CORE ARCHITECTURE | | | | 2.1 | Bus Interface Unit | | | | 2.2 | Clock Generator | 9 | | 3.0 | INTE | L <sup>®</sup> 80C186EA PERIPHERAL ARCHITECTURE | 10 | | | 3.1 | Interrupt Control Unit | 11 | | | 3.2 | Timer/Counter Unit | | | | 3.3 | DMA Control Unit | 12 | | | 3.4 | Chip-Select Unit | 13 | | | 3.5 | Refresh Control Unit | 13 | | | 3.6 | Power Management | 13 | | | 3.7 | 80C187 Interface (80C186EA Only) | | | | 3.8 | ONCE Test Mode | 14 | | 4.0 | DIFF | ERENCES BETWEEN THE INTEL® 80C186XL AND THE INTEL® 80C186EA | 14 | | | 4.1 | Pinout Compatibility | 14 | | | 4.2 | Operating Modes | | | | 4.3 | TTL vs CMOS Inputs | 14 | | | 4.4 | Timing Specifications | 15 | | | 4.5 | Package Information | 15 | | | 4.6 | Pin Descriptions | 15 | | 5.0 | INTE | EL® 80C186EA PINOUT | 20 | | 6.0 | DAC | KAGE THERMAL SPECIFICATIONS | 22 | | 0.0 | FAC | RAGE THERWAL SPECIFICATIONS | | | 7.0 | ELE | CTRICAL SPECIFICATIONS | 23 | | | 7.1 | Absolute Maximum Ratings* | 23 | | | 7.2 | Recommended Connections | | | 8.0 | DC S | SPECIFICATIONS | 24 | | | 8.1 | I <sub>CC</sub> Versus Frequency and Voltage | 25 | | | 8.2 | PDTMR Pin Delay Calculation | | #### **Contents** 4 | 9.0 | AC SPECIFICATIONS | 28 | |----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | 10.0 | AC TEST CONDITIONS | 33 | | 11.0 | AC TIMING WAVEFORMS | 33 | | 12.0 | DERATING CURVES | 36 | | 13.0 | RESET | 37 | | 14.0 | BUS CYCLE WAVEFORMS | 40 | | 15.0 | INTEL® 80C186EA/80C188EA EXECUTION TIMINGS | 47 | | 16.0 | REVISION HISTORY | 54 | | | ERRATA | | | | | | | Fig | ures | | | | | | | 1 | Intel® 80C186EA/80C188EA Block Diagram | | | 2 | Clock Configurations | | | 3 | 68-Lead PLCC Pinout Diagram | 21 | | | · · · · · · · · · · · · · · · · · · · | | | 4 | AC Test Load | 33 | | 4<br>5 | Input and Output Clock Waveform | 33<br>33 | | 4<br>5<br>6 | Input and Output Clock Waveform Output Delay and Float Waveform | 33<br>33<br>34 | | 4<br>5<br>6<br>7 | Input and Output Clock Waveform Output Delay and Float Waveform Input Setup and Hold | 33<br>33<br>34 | | 4<br>5<br>6<br>7<br>8 | Input and Output Clock Waveform Output Delay and Float Waveform Input Setup and Hold Relative Signal Waveform | 33<br>34<br>34 | | 4<br>5<br>6<br>7<br>8<br>9 | Input and Output Clock Waveform Output Delay and Float Waveform Input Setup and Hold Relative Signal Waveform Typical Output Delay Variations Versus Load Capacitance | 33343535 | | 4<br>5<br>6<br>7<br>8<br>9 | Input and Output Clock Waveform Output Delay and Float Waveform Input Setup and Hold Relative Signal Waveform Typical Output Delay Variations Versus Load Capacitance Typical Rise and Fall Variations Versus Load Capacitance | 3334353536 | | 4<br>5<br>6<br>7<br>8<br>9<br>10 | Input and Output Clock Waveform Output Delay and Float Waveform Input Setup and Hold Relative Signal Waveform Typical Output Delay Variations Versus Load Capacitance Typical Rise and Fall Variations Versus Load Capacitance Powerup Reset Waveforms | 333434353636 | | 4<br>5<br>6<br>7<br>8<br>9<br>10<br>11 | Input and Output Clock Waveform Output Delay and Float Waveform Input Setup and Hold Relative Signal Waveform Typical Output Delay Variations Versus Load Capacitance Typical Rise and Fall Variations Versus Load Capacitance Powerup Reset Waveforms Warm Reset Waveforms | 333435363638 | | 4<br>5<br>6<br>7<br>8<br>9<br>10 | Input and Output Clock Waveform Output Delay and Float Waveform Input Setup and Hold Relative Signal Waveform Typical Output Delay Variations Versus Load Capacitance Typical Rise and Fall Variations Versus Load Capacitance Powerup Reset Waveforms Warm Reset Waveforms Read, Fetch and Refresh Cycle Waveform | 33343536363839 | | 4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12 | Input and Output Clock Waveform Output Delay and Float Waveform Input Setup and Hold Relative Signal Waveform Typical Output Delay Variations Versus Load Capacitance Typical Rise and Fall Variations Versus Load Capacitance Powerup Reset Waveforms Warm Reset Waveforms Read, Fetch and Refresh Cycle Waveform Write Cycle Waveform | 33343536383940 | | 4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13 | Input and Output Clock Waveform Output Delay and Float Waveform Input Setup and Hold Relative Signal Waveform Typical Output Delay Variations Versus Load Capacitance Typical Rise and Fall Variations Versus Load Capacitance Powerup Reset Waveforms Warm Reset Waveforms Read, Fetch and Refresh Cycle Waveform Write Cycle Waveform Halt Cycle Waveform | 333435363638394041 | | 4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13 | Input and Output Clock Waveform Output Delay and Float Waveform Input Setup and Hold Relative Signal Waveform Typical Output Delay Variations Versus Load Capacitance Typical Rise and Fall Variations Versus Load Capacitance Powerup Reset Waveforms Warm Reset Waveforms Read, Fetch and Refresh Cycle Waveform Write Cycle Waveform Halt Cycle Waveform INTA Cycle Waveform | 33343436363839404142 | | 4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15 | Input and Output Clock Waveform Output Delay and Float Waveform Input Setup and Hold Relative Signal Waveform Typical Output Delay Variations Versus Load Capacitance Typical Rise and Fall Variations Versus Load Capacitance Powerup Reset Waveforms Warm Reset Waveforms Read, Fetch and Refresh Cycle Waveform Write Cycle Waveform Halt Cycle Waveform INTA Cycle Waveform HOLD/HLDA Waveform DRAM Refresh Cycle During Hold Acknowledge | | | 4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15 | Input and Output Clock Waveform Output Delay and Float Waveform Input Setup and Hold Relative Signal Waveform Typical Output Delay Variations Versus Load Capacitance Typical Rise and Fall Variations Versus Load Capacitance Powerup Reset Waveforms Warm Reset Waveforms Read, Fetch and Refresh Cycle Waveform Write Cycle Waveform Halt Cycle Waveform INTA Cycle Waveform HOLD/HLDA Waveform DRAM Refresh Cycle During Hold Acknowledge | | # **Tables** | 1 | Peripheral Control Block Registers | | |----|---------------------------------------------------------------|----| | 2 | Intel® 80C186EA Slave Mode Peripheral Control Block Registers | | | 3 | Prefix Identification | | | 4 | Pin Description Nomenclature | 16 | | 5 | Pin Descriptions | 17 | | 6 | PLCC Pin Names with Package Location | | | 7 | PLCC Package Location with Pin Names | 21 | | 8 | Thermal Resistance (θCA) at Various Airflows (in °C/Watt) | 22 | | 9 | DC SPECIFICATIONS (80C186EA/80C188EA) | 24 | | 10 | DC SPECIFICATIONS (80L186EA/80L188EA) | 25 | | 11 | C <sub>DEV</sub> Values | 26 | | 12 | AC Characteristics—80C186EA25/80C186EA20/80C186EA13 | 28 | | 13 | AC Characteristics—80L186EA13/80C186EA8 | 30 | | 14 | Relative Timings (80C186EA25/20/13, 80L186EA 13/8) | 32 | # **Revision History** | Date | Revision | Description | |------------|----------|-------------------| | April 2002 | 004 | Datasheet updates | This page intentionally left blank. Figure 1. Intel® 80C186EA/80C188EA Block Diagram #### 1.0 INTRODUCTION Unless specifically noted, all references to the Intel<sup>®</sup> 80C186EA apply to the Intel<sup>®</sup> 80C188EA, Intel<sup>®</sup> 80L186EA, and Intel<sup>®</sup> 80L188EA. References to pins that differ between the Intel<sup>®</sup> 80C186EA/80L186EA and the Intel<sup>®</sup> 80C188EA/ 80L188EA are given in parentheses. The "L" in the part number denotes low voltage operation. Physically and functionally, the "C" and "L" devices are identical. The 80C186EA is the second product in a new generation of low-power, high-integration microprocessors. It enhances the existing Intel® 80C186XL family by offering new features and operating modes. The 80C186EA is object code compatible with the 80C186XL embedded processor. The 80L186EA is the 3V version of the 80C186EA. The 80L186EA is functionally identical to the 80C186EA embedded processor. Current 80C186EA customers can easily upgrade their designs to use the 80L186EA and benefit from the reduced power consumption inherent in 3V operation. The feature set of the 80C186EA/80L186EA meets the needs of low-power, space-critical applications. Low-power applications benefit from the static design of the CPU core and the integrated peripherals as well as low voltage operation. Minimum current consumption is achieved by providing a Powerdown Mode that halts operation of the device, and freezes the clock circuits. Peripheral design enhancements ensure that non-initialized peripherals consume little current. Space-critical applications benefit from the integration of commonly used system peripherals. Two flexible DMA channels perform CPU-independent data transfers. A flexible chip select unit simplifies memory and peripheral interfacing. The interrupt unit provides sources for up to 128 external interrupts and will prioritize these interrupts with those generated from the on-chip peripherals. Three general purpose timer/counters round out the feature set of the 80C186EA. Figure 1 shows a block diagram of the 80C186EA/80C188EA. The Execution Unit (EU) is an enhanced 8086 CPU core that includes: dedicated hardware to speed up effective address calculations, enhance execution speed for multiple-bit shift and rotate instructions and for multiply and divide instructions, string move instructions that operate at full bus bandwidth, ten new instructions, and static operation. The Bus Interface Unit (BIU) is the same as that found on the original 80C186 family products. An independent internal bus is used to allow communication between the BIU and internal peripherals. ## 2.0 INTEL® 80C186EA CORE ARCHITECTURE #### 2.1 Bus Interface Unit The 80C186EA core incorporates a bus controller that generates local bus control signals. In addition, it employs a HOLD/HLDA protocol to share the local bus with other bus masters. The bus controller is responsible for generating 20 bits of address, read and write strobes, bus cycle status information and data (for write operations) information. It is also responsible for reading data off the local bus during a read operation. SRDY and ARDY input pins are provided to extend a bus cycle beyond the minimum four states (clocks). The local bus controller also generates a control signal ( $\overline{DEN}$ ) when interfacing to external transceiver chips. This capability allows the addition of transceivers for simple buffering of the mulitplexed address/data bus. #### 2.2 Clock Generator The processor provides an on-chip clock generator for both internal and external clock generation. The clock generator features a crystal oscillator, a divideby- two counter, and two low-power operating modes. The oscillator circuit is designed to be used with either a **parallel resonant** fundamental or third-overtone mode crystal network. Alternatively, the oscillator circuit may be driven from an external clock source. Figure 2 shows the various operating modes of the oscillator circuit. The crystal or clock frequency chosen must be twice the required processor operating frequency due to the internal divide-by-two counter. This counter is used to drive all internal phase clocks and the external CLKOUT signal. CLKOUT is a 50% duty cycle processor clock and can be used to drive other system components. All AC timings are referenced to CLKOUT. The following parameters are recommended when choosing a crystal: Temperature Range: Application Specific ESR (Equivalent Series Resistance): $60\Omega$ max C0 (Shunt Capacitance of Crystal): 7.0 pF max $C_L$ (Load Capacitance): 20 pF $\pm 2$ pF Drive Level: 2 mW max Figure 2. Clock Configurations # 3.0 INTEL® 80C186EA PERIPHERAL ARCHITECTURE The 80C186EA has integrated several common system peripherals with a CPU core to create a compact, yet powerful system. The integrated peripherals are designed to be flexible and provide logical interconnections between supporting units (e.g., the interrupt control unit supports interrupt requests from the timer/counters or DMA channels). The list of integrated peripherals include: - 4-Input Interrupt Control Unit - 3-Channel Timer/Counter Unit - 2-Channel DMA Unit - 13-Output Chip-Select Unit - Refresh Control Unit - Power Management Logic The registers associated with each integrated periheral are contained within a 128 x 16 register file called the Peripheral Control Block (PCB). The PCB can be located in either memory or I/O space on any 256 byte address boundary. Table 1 provides a list of the registers associated with the PCB when the processor's Interrupt Control Unit is in Master Mode. In Slave Mode, the definitions of some registers change. Table 2 provides register definitions specific to Slave Mode. ## 3.1 Interrupt Control Unit The 80C186EA can receive interrupts from a number of sources, both internal and external. The Interrupt Control Unit (ICU) serves to merge these requests on a priority basis, for individual service by the CPU. Each interrupt source can be independently masked by the Interrupt Control Unit or all interrupts can be globally masked by the CPU. Internal interrupt sources include the Timers and DMA channels. External interrupt sources come from the four input pins INT3:0. The NMI interrupt pin is not controlled by the ICU and is passed directly to the CPU. Although the timers only have one request input to the ICU, separate vector types are generated to service individual interrupts within the Timer Unit. #### 3.2 Timer/Counter Unit The 80C186EA Timer/Counter Unit (TCU) provides three 16-bit programmable timers. Two of these are highly flexible and are connected to external pins for control or clocking. A third timer is not connected to any external pins and can only be clocked internally. However, it can be used to clock the other two timer channels. The TCU can be used to count external events, time external events, generate non-repetitive waveforms, generate timed interrupts, etc. **Table 1. Peripheral Control Block Registers** | PCB<br>Offset | Function | PCB<br>Offset | Function | PCB<br>Offset | Function | PCB<br>Offset | Function | |---------------|------------------|---------------|-------------------|---------------|----------|---------------|-----------------| | 00H | Reserved | 40H | Reserved | 80H | Reserved | C0H | DMA0 Src. Lo | | 02H | Reserved | 42H | Reserved | 82H | Reserved | C2H | DMA0 Src. Hi | | 04H | Reserved | 44H | Reserved | 84H | Reserved | C4H | DMA0 Dest. Lo | | 06H | Reserved | 46H | Reserved | 86H | Reserved | C6H | | | 08H | Reserved | 48H | Reserved | 88H | Reserved | C8H | DMA0 Count | | 0AH | Reserved | 4AH | Reserved | 8AH | Reserved | CAH | DMA0 Control | | OCH | Reserved | 4CH | Reserved | 8CH | Reserved | ССН | Reserved | | 0EH | Reserved | 4EH | Reserved | 8EH | Reserved | CEH | Reserved | | 10H | Reserved | 50H | Timer 0 Count | 90H | Reserved | D0H | DMA1 Src. Lo | | 12H | Reserved | 52H | Timer 0 Compare A | 92H | Reserved | D2H | DMA1 Src. Hi | | 14H | Reserved | 54H | Timer 0 Compare B | 94H | Reserved | D4H | DMA1 Dest. Lo | | 16H | Reserved | 56H | Timer 0 Control | 96H | Reserved | D6H | DMA1 Dest. Hi | | 18H | Reserved | 58H | Timer 1 Count | 98H | Reserved | D8H | DMA1 Count | | 1AH | Reserved | 5AH | Timer 1 Compare A | 9AH | Reserved | DAH | DMA1 Control | | 1CH | Reserved | 5CH | Timer 1 Compare B | 9CH | Reserved | DCH | Reserved | | 1EH | Reserved | 5EH | Timer 1 Control | 9EH | Reserved | DEH | Reserved | | 20H | Reserved | 60H | Timer 2 Count | A0H | UMCS | E0H | Refresh Base | | 22H | End of Interrupt | 62H | Timer 2 Compare | A2H | LMCS | E2H | Refresh Time | | 24H | Poll | 64H | Reserved | A4H | PACS | E4H | Refresh Control | | 26H | Poll Status | 66H | Timer 2 Control | A6H | MMCS | E6H | Reserved | | 28H | Interrupt Mask | 68H | Reserved | A8H | MPCS | E8H | Reserved | Table 1. Peripheral Control Block Registers (Continued) | PCB<br>Offset | Function | PCB<br>Offset | Function | PCB<br>Offset | Function | PCB<br>Offset | Function | |---------------|-------------------|---------------|----------|---------------|----------|---------------|---------------| | 2AH | Priority Mask | 6AH | Reserved | AAH | Reserved | EAH | Reserved | | 2CH | In-Service | 6CH | Reserved | ACH | Reserved | ECH | Reserved | | 2EH | Interrupt Request | 6EH | Reserved | AEH | Reserved | EEH | Reserved | | 30H | Interrupt Status | 70H | Reserved | ВОН | Reserved | F0H | Power-Save | | 32H | Timer Control | 72H | Reserved | B2H | Reserved | F2H | Power Control | | 34H | DMA0 Int. Control | 74H | Reserved | B4H | Reserved | F4H | Reserved | | 36H | DMA0 Int. Control | 76H | Reserved | В6Н | Reserved | F6H | Step ID | | 38H | INT0 Control | 78H | Reserved | B8H | Reserved | F8H | Reserved | | 3AH | INT1 Control | 7AH | Reserved | BAH | Reserved | FAH | Reserved | | 3CH | INT2 Control | 7CH | Reserved | ВСН | Reserved | FCH | Reserved | | 3EH | INT3 Control | 7EH | Reserved | BEH | Reserved | FEH | Relocation | Table 2. Intel® 80C186EA Slave Mode Peripheral Control Block Registers | PCB Offset | Function | |------------|------------------------| | 20H | Interrupt Vector | | 22H | Specific EOI | | 24H | Reserved | | 26H | Reserved | | 28H | Interrupt Mask | | 2AH | Priority Mask | | 2C | In-Service | | 2E | Interrupt Request | | 30 | Interrupt Status | | 32 | TMR0 Interrupt Control | | 34 | DMA0 Interrupt Control | | 36 | DMA1 Interrupt Control | | 38 | TMR1 Interrupt Control | | 3A | TMR2 Interrupt Control | | 3C | Reserved | | 3E | Reserved | #### 3.3 DMA Control Unit The 80C186EA DMA Contol Unit provides two independent high-speed DMA channels. Data transfers can occur between memory and I/O space in any combination: memory to memory, memory to I/O, I/O to I/O or I/O to memory. Data can be transferred either in bytes or words. Transfers may proceed to or from either even or odd addresses, but even-aligned word transfers #### Intel® 80C186EA/80C188EA, 80L186EA/80L188EA proceed at a faster rate. Each data transfer consumes two bus cycles (a minimum of eight clocks), one cycle to fetch data and the other to store data. The chip-select/ready logic may be programmed to point to the memory or I/O space subject to DMA transfers in order to provide hardware chip select lines. DMA cycles run at higher priority than general processor execution cycles. ### 3.4 Chip-Select Unit The 80C186EA Chip-Select Unit integrates logic which provides up to 13 programmable chip-selects to access both memories and peripherals. In addition, each chip-select can be programmed to automatically terminate a bus cycle independent of the condition of the SRDY and ARDY input pins. The chip-select lines are available for all memory and I/O bus cycles, whether they are generated by the CPU, the DMA unit, or the Refresh Control Unit. #### 3.5 Refresh Control Unit The Refresh Control Unit (RCU) automatically generates a periodic memory read bus cycle to keep dynamic or pseudo-static memory refreshed. A 9-bit counter controls the number of clocks between refresh requests. A 9-bit address generator is maintained by the RCU with the address presented on the A9:1 address lines during the refresh bus cycle. Address bits A19:13 are programmable to allow the refresh address block to be located on any 8 Kbyte boundary. ## 3.6 Power Management The 80C186EA has three operational modes to control the power consumption of the device. They are Power Save Mode, Idle Mode, and Powerdown Mode. Power Save Mode divides the processor clock by a programmable value to take advantage of the fact that current is linearly proportional to frequency. An unmasked interrupt, NMI, or reset will cause the 80C186EA to exit Power Save Mode. Idle Mode freezes the clocks of the Execution Unit and the Bus Interface Unit at a logic zero state while all peripherals operate normally. Powerdown Mode freezes all internal clocks at a logic zero level and disables the crystal oscillator. All internal registers hold their values provided VCC is maintained. Current consumption is reduced to transistor leakage only. ## 3.7 80C187 Interface (80C186EA Only) The 80C187 Numerics Coprocessor may be used to extend the 80C186EA instruction set to include floating point and advanced integer instructions. Connecting the 80C186EA RESOUT and $\overline{\text{TEST}}/\text{BUSY}$ pins to the 80C187 enables Numerics Mode operation. In Numerics Mode, three of the four Mid- Range Chip Select ( $\overline{\text{MCS}}$ ) pins become handshaking pins for the interface. The exchange of data and control information proceeds through four dedicated I/O ports. If an 80C187 is not present, the 80C186EA configures itself for regular operation at reset. Note: The 80C187 is not specified for 3V operation and therefore does not interface directly to the 80L186EA. #### 3.8 ONCE Test Mode To facilitate testing and inspection of devices when fixed into a target system, the 80C186EA has a test mode available which forces all output and input/ output pins to be placed in the high-impedance state. ONCE stands for "ON Circuit Emulation." The ONCE mode is selected by forcing the $\overline{UCS}$ and $\overline{LCS}$ pins LOW (0) during a processor reset (these pins are weakly held to a HIGH (1) level) while $\overline{RESIN}$ is active. # 4.0 DIFFERENCES BETWEEN THE INTEL® 80C186XL AND THE INTEL® 80C186EA The 80C186EA is intended as a direct functional upgrade for 80C186XL designs. In many cases, it will be possible to replace an existing 80C186XL with little or no hardware redesign. The following sections describe differences in pinout, operating modes, and AC and DC specifications to keep in mind. ## 4.1 Pinout Compatibility The 80C186EA requires a PDTMR pin to time the processor's exit from Powerdown Mode. The original pin arrangement for the 80C186XL in the PLCC package did not have any spare leads to use for PDTMR. The arrangement of all the other leads in the 68-lead PLCC is identical between the 80C186XL and the 80C186EA. Therefore, upgrading a PLCC 80C186XL to PLCC 80C186EA is straightforward. ## 4.2 Operating Modes The 80C186XL has two operating modes, Compatible and Enhanced. Compatible Mode is a pinto-pin replacement for the NMOS 80186, except for numerics coprocessing. In Enhanced Mode, the processor has a Refresh Control Unit, the Power-Save feature and an interface to the 80C187 Numerics Coprocessor. The $\overline{MCS0}$ , $\overline{MCS1}$ , and $\overline{MCS3}$ pins change their functions to constitute handshaking pins for the 80C187. The 80C186EA allows all non-80C187 users to use all the $\overline{MCS}$ pins for chip-selects. In regular operation, all 80C186EA features (including those of the Enhanced Mode 80C186) are present except for the interface to the 80C187. Numerics Mode disables the three chip-select pins and reconfigures them for connection to the 80C187. ## 4.3 TTL vs CMOS Inputs The inputs of the 80C186EA are rated for CMOS switching levels for improved noise immunity, but the 80C186XL inputs are rated for TTL switching levels. In particular, the 80C186EA requires a minimum $V_{IH}$ of 3.5V to recognize a logic one while the 80C186XL requires a minimum $V_{IH}$ of #### Intel® 80C186EA/80C188EA, 80L186EA/80L188EA only 1.9V (assuming 5.0V operation). The solution is to drive the 80C186EA with true CMOS devices, such as those from the HC and AC logic families, or to use pullup resistors where the added current draw is not a problem. ### 4.4 Timing Specifications 80C186EA timing relationships are expressed in a simplified format over the 80C186XL. The AC performance of an 80C186EA at a specified frequency will be very close to that of an 80C186XL at the same frequency. Check the timings applicable to your design prior to replacing the 80C186XL. ## 4.5 Package Information This section describes the pins, pinouts, and thermal characteristics for the 80C186EA in the Plastic Leaded Chip Carrier (PLCC) package. For complete package specifications and information, see the *Intel® Packaging Outlines and Dimensions Guide* (Order Number: 231369). With the extended temperature range operational characteristics are guaranteed over a temperature range corresponding to -40 $^{\circ}$ C to +85 $^{\circ}$ C ambient. Package types are identified by a two-letter prefix to the part number. The prefixes are listed in Table 3. #### Table 3. Prefix Identification | Prefix | Note | Package Type | Temperature Range | |--------|------|--------------|-------------------| | TN | | PLCC | Extended | #### NOTE: ## 4.6 Pin Descriptions Each pin or logical set of pins is described in Table 5. There are three columns for each entry in the Pin Description Table. The **Pin Name** column contains a mnemonic that describes the pin function. Negation of the signal name (for example, $\overline{RESIN}$ ) denotes a signal that is active low. The **Pin Type** column contains two kinds of information. The first symbol indicates whether a pin is power (P), ground (G), input only (I), output only (O) or input/output (I/O). Some pins have multiplexed functions (for example, A19/S6). Additional symbols indicate additional characteristics for each pin. Table 5 lists all the possible symbols for this column. The **Input Type** column indicates the type of input (asynchronous or synchronous). Asynchronous pins require that setup and hold times be met only in order to guarantee *recognition* at a particular clock edge. Synchronous pins require that setup and hold times be met to guarantee proper *operation*. For example, missing the setup or hold time for the SRDY pin (a synchronous input) will result in a system failure or lockup. Input pins may also be edge- or level-sensitive. The possible characteristics for input pins are S(E), S(L), A(E) and A(L). The 25 MHz version is only available in commercial temperature range corresponding to 0 °C to +70 °C ambient. #### Intel® 80C186EA/80C188EA, 80L186EA/80L188EA The **Output States** column indicates the output state as a function of the device operating mode. Output states are dependent upon the current activity of the processor. There are four operational states that are different from regular operation: bus hold, reset, Idle Mode and Powerdown Mode. Appropriate characteristics for these states are also indicated in this column, with the legend for all possible characteristics in Table 4. The **Pin Description** column contains a text description of each pin. As an example, consider AD15:0. I/O signifies the pins are bidirectional. S(L) signifies that the input function is synchronous and level-sensitive. H(Z) signifies that, as outputs, the pins are high-impedance upon acknowledgement of bus hold. R(Z) signifies that the pins float during reset. P(X) signifies that the pins retain their states during Powerdown Mode. **Table 4. Pin Description Nomenclature** | Symbol | Description | |-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P<br>G<br>I<br>O<br>I/O | Power Pin (Apply +V <sub>CC</sub> Voltage) Ground (Connect to V <sub>SS</sub> ) Input Only Pin Output Only Pin Input/Output Pin | | S(E)<br>S(L)<br>A(E)<br>A(L) | Synchronous, Edge Sensitive<br>Synchronous, Level Sensitive<br>Asynchronous, Edge Sensitive<br>Asynchronous, Level Sensitive | | H(1)<br>H(0)<br>H(Z)<br>H(Q)<br>H(X) | Output Driven to V <sub>CC</sub> during Bus Hold Output Driven to V <sub>SS</sub> during Bus Hold Output Floats during Bus Hold Output Remains Active during Bus Hold Output Retains Current State during Bus Hold | | R(WH)<br>R(1)<br>R(0)<br>R(Z)<br>R(Q)<br>R(X) | Output Weakly Held at V <sub>CC</sub> during Reset Output Driven to V <sub>CC</sub> during Reset Output Driven to V <sub>SS</sub> during Reset Output Floats during Reset Output Remains Active during Reset Output Retains Current State during Reset | | I(1)<br>I(0)<br>I(Z)<br>I(Q)<br>I(X) | Output Driven to V <sub>CC</sub> during Idle Mode Output Driven to V <sub>SS</sub> during Idle Mode Output Floats during Idle Mode Output Remains Active during Idle Mode Output Retains Current State during Idle Mode | | P(1)<br>P(0)<br>P(Z)<br>P(Q)<br>P(X) | Output Driven to V <sub>CC</sub> during Powerdown Mode Output Driven to V <sub>SS</sub> during Powerdown Mode Output Floats during Powerdown Mode Output Remains Active during Powerdown Mode Output Retains Current State during Powerdown Mode | **Table 5. Pin Descriptions** | Pin Name | Pin<br>Type | Input<br>Type | Output<br>States | Description | |----------------------------------|-------------|---------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> | Р | | | <b>POWER</b> connections consist of six pins which must be shorted externally to a V <sub>CC</sub> board plane. | | V <sub>SS</sub> | G | | | $ \begin{array}{c} \textbf{GROUND} \text{ connections consist of five pins which must be shorted} \\ \text{externally to a $V_{SS}$ board plane.} \end{array} $ | | CLKIN | - | A(E) | | CLocK INput is an input for an external clock. An external oscillator operating at two times the required processor operating frequency can be connected to CLKIN. For crystal operation, CLKIN (along with OSCOUT) are the crystal connections to an internal Pierce oscillator. | | OSCOUT | 0 | | H(Q)<br>R(Q)<br>P(Q) | OSCillator OUTput is only used when using a crystal to generate the external clock. OSCOUT (along with CLKIN) are the crystal R(Q) connections to an internal Pierce oscillator. This pin is not to be P(Q) used as 2X clock output for non-crystal applications (i.e., this pin is N.C. for non-crystal applications). OSCOUT does not float in ONCE mode. | | CLKOUT | 0 | | H(Q)<br>R(Q)<br>P(Q) | CLock OUTput provides a timing reference for inputs and outputs of the processor, and is one-half the input clock (CLKIN) frequency. CLKOUT has a 50% duty cycle and transistions every falling edge of CLKIN. | | RESIN | I | A(L) | | RESet IN causes the processor to immediately terminate any bus cycle in progress and assume an initialized state. All pins will be driven to a known state, and RESOUT will also be driven active. The rising edge (low-to-high) transition synchronizes CLKOUT with CLKIN before the processor begins fetching opcodes at memory location 0FFFF0H. | | RESOUT | 0 | | H(0)<br>R(I)<br>P(O) | RESet OUTput that indicates the processor is currently in the reset state. RESOUT will remain active as long as RESIN remains active. When tied to the TEST/BUSY pin, RESOUT forces the 80C186EA into Numerics Mode. | | PDTMR | I/O | A(L) | H(WH)<br>R(Z)<br>P(1) | <b>Power-Down TiMeR</b> pin (normally connected to an external capacitor) that determines the amount of time the processor waits after an exit from power down before resuming normal operation. P(1) The duration of time required will depend on the startup characteristics of the crystal oscillator. | | NMI | I | A(E) | | <b>Non-Maskable Interrupt</b> input causes a Type 2 interrupt to be serviced by the CPU. NMI is latched internally. | | TEST/BUSY<br>(TEST) | I | A(E) | | TEST/BUSY is sampled upon reset to determine whether the 80C186EA is to enter Numerics Mode. In regular operation, the pin is TEST. TEST is used during the execution of the WAIT instruction to suspend CPU operation until the pin is sampled active (low). In Numerics Mode, the pin is BUSY. BUSY notifies the 80C186EA of 80C187 Numerics Coprocessor activity. | | AD15:0<br>(AD7:0) | I/O | S(L) | H(Z)<br>R(Z)<br>P(X) | These pins provide a multiplexed <b>Address</b> and <b>Data</b> bus. During the address phase of the bus cycle, address bits 0 through 15 (0 through 7 on the 8-bit bus versions) are presented on the bus and can be latched using ALE. 8- or 16-bit data information is transferred during the data phase of the bus cycle. | | A18:16<br>A19/S6—A16<br>(A19—A8) | 0 | | H(Z)<br>R(Z)<br>P(X) | These pins provide multiplexed <b>Address</b> during the address phase of the bus cycle. Address bits 16 through 19 are presented on these pins and can be latched using ALE. A18:16 are driven to a logic 0 during the data phase of the bus cycle. On the 8-bit bus versions, A15–A8 provide valid address information for the entire bus cycle. Also during the data phase, S6 is driven to a logic 0 to indicate a CPU-initiated bus cycle or logic 1 to indicate a DMA-initiated bus cycle or a refresh cycle. | **Table 5. Pin Descriptions (Continued)** | Pin Name | Pin<br>Type | Input<br>Type | Output<br>States | Description | | | | | |---------------|-------------|----------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | <u>\$2:0</u> | 0 | | H(Z)<br>R(Z) | | | are encoded on these pins to provide bus transaction are encoded as follows: | | | | | | | P(1) | S2 | S1 | S0 | Bus Cycle Initiated | | | | | | | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | Interrupt Acknowledge Read I/O Write I/O Processor HALT Queue Instruction Fetch Read Memory Write Memory Passive (no bus activity) | | | ALE/QS0 | 0 | | H(0)<br>R(0)<br>P(0) | Address Latch Enable output is used to strobe address information into a transparent type latch during the address phase of the bus cycle. In Queue Status Mode, QS0 provides queue status information along with QS1. | | | | | | BHE<br>(RFSH) | 0 | | H(Z)<br>R(Z)<br>P(X) | z) transferring data over the upper half of the data bus. BHE and A0 h | | upper half of the data bus. BHE and A0 have | | | | | | | | А | ۰0 | BHE | Encoding (For 80C186EA/80L186EA Only) | | | | | | | | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | Word Transfer Even Byte Transfer Odd Byte Transfer Refresh Operation | | | | | | | | 80C188E<br>bus cycl | | BEA, RFSH is asserted low to indicate a | | | RD/QSMD | 0 | | H(Z)<br>R(WH)<br>P(1) | data info<br>function<br>Queue s | orma <u>tion</u><br>. As QSM<br>Status Mo | onto the o<br>ID, it ena<br>ode, the <i>P</i> | the accessed memory or I/O device must drive data bus. Upon reset, this pin has an alternate ables <b>Queue Status Mode</b> when grounded. In ALE/QS0 and WR/QS1 pins provide the at processor/instruction queue interaction: | | | | | | | Q | S1 | QS0 | Queue Operation | | | | | | | | 0<br>0<br>1<br>1 | 0<br>1<br>1<br>0 | No Queue Operation First Opcode Byte Fetched from the Queue Subsequent Byte Fetched from the Queue Empty the Queue | | | WR/QS1 | 0 | | H(Z)<br>R(Z)<br>P(1) | written i | nto the a | ccessed i | data available on the data bus are to be memory or I/O device. In Queue Status Mode, is information along with QS0. | | | ARDY | I | | A(L)<br>S(L) | Asychronous ReaDY is an input to signal for the end of a bus cycle. ARDY is asynchronous on rising CLKOUT and synchronous on falling CLKOUT. ARDY or SRDY must be active to terminate any processor bus cycle, unless they are ignored due to correct programming of the Chip Select Unit. | | | | | | SRDY | I | S(L) | | Synchronous ReaDY is an input to signal for the end of a bus cycle. ARDY or SRDY must be active to terminate any processor bus cycle, unless they are ignored due to correct programming of the Chip Select Unit. | | | | | | DEN | 0 | H(Z)<br>R(Z)<br>P(1) | | when bu | | system. | ntrol the enable of bidirectional transceivers DEN is active only when data is to be | | Table 5. Pin Descriptions (Continued) | Pin Name | Pin<br>Type | Input<br>Type | Output<br>States | Description | |----------------------------------------------|-------------|---------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LOCK | 0 | | H(Z)<br>R(WH)<br>P(1) | LOCK output indicates that the bus cycle in progress is not to be interrupted. The processor will not service other bus requests (such as HOLD) while LOCK is active. This pin is configured as a weakly held high input while RESIN is active and must not be driven low. | | HOLD | I | A(L) | | <b>HOLD</b> request input to signal that an external bus master wishes to gain control of the local bus. The processor will relinquish control of the local bus between instruction boundaries not conditioned by a LOCK prefix. | | HLDA | 0 | | H(1)<br>R(0)<br>P(0) | HoLD Acknowledge output to indicate that the processor has relinquished control of the local bus. When HLDA is asserted, the processor will (or has) floated its data bus and control signals allowing another bus master to drive the signals directly. | | ŪCS | 0 | | H(1)<br>R(1)<br>P(1) | Upper Chip Select will go active whenever the address of a memory or I/O bus cycle is within the address limitations programmed by the user. After reset, UCS is configured to be active for memory accesses between 0FFC00H and 0FFFFFH. During a processor reset, UCS and LCS are used to enable ONCE Mode. | | <u>ICS</u> | 0 | | H(1)<br>R(1)<br>P(1) | Lower Chip Select will go active whenever the address of a memory bus cycle is within the address limitations programmed by the user. R(1) LCS is inactive after a reset. During a processor reset, UCS and LCS are used to enable ONCE Mode. | | MCSO/PEREQ<br>MCS1/ERROR<br>MCS2<br>MCS3/NCS | I/O | A(L) | H(1)<br>R(1)<br>P(1) | These pins provide a multiplexed function. If enabled, these pins normally comprise a block of Mid-Range Chip Select outputs which will go active whenever the address of a memory bus cycle is within the address limitations programmed by the user. In Numerics Mode (80C186EA only), three of the pins become handshaking pins for the 80C187. The CoProcessor REQuest input signals that a data transfer is pending. ERROR is an input which indicates that the previous numerics coprocessor operation resulted in an exception condition. An interrupt Type 16 is generated when ERROR is sampled active at the beginning of a numerics operation. Numerics Coprocessor Select is an output signal generated when the processor accesses the 80C187. | | PCS4:0 | 0 | | H(1)<br>R(1)<br>P(1) | <b>Peripheral Chip Selects</b> go active whenever the address of a memory or I/O bus cycle is within the address limitations programmed by the user. | | PCS5/A1<br>PCS6/A2 | 0 | | H(1)/<br>H(X)<br>R(1)<br>P(1) | These pins provide a multiplexed function. As additional <b>Peripheral Chip Selects</b> , they go active whenever the address of a memory or I/O bus cycle is within the address limitations by the user. They may also be programmed to provide latched <b>Address</b> A2:1 signals. | | T0OUT<br>T1OUT | 0 | | H(Q)<br>R(1)<br>P(Q) | Timer OUTput pins can be programmed to provide a single clock or continuous waveform generation, depending on the timer mode selected. | | TOIN | | I | A(L)<br>A(E) | <b>Timer INput</b> is used either as clock or control signals, depending on the timer mode selected. T1IN A(E) | | DRQ0<br>DRQ1 | I | A(L) | | <b>DMA ReQuest</b> is asserted by an external request when it is prepared for a DMA transfer. | | INT0<br>INT1/SELECT | I | A(E,L) | | Maskable <b>INTerrupt</b> input will cause a vector to a specific Type interrupt routine. To allow interrupt expansion, INT0 and/or INT1 can be used with INTA0 and INTA1 to interface with an external slave controller. INT1 becomes SELECT when the ICU is configured for Slave Mode. | Table 5. Pin Descriptions (Continued) | Pin N | lame | Pin<br>Type | Input<br>Type | Output<br>States | Description | |----------------------|------|-------------|---------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INT2/INT<br>INT3/INT | | I/O | A(E,L) | H(1)<br>R(Z)<br>P(1) | These pins provide multiplexed functions. As inputs, they provide a maskable <b>INTerrupt</b> that will cause the CPU to vector to a specific Type interrupt routine. As outputs, each is programmatically controlled to provide an <b>INTerrupt Acknowledge</b> handshake signal to allow interrupt expansion. INT3/INTA1 becomes <b>IRQ</b> when the ICU is configured for Slave Mode. | | N.C. | | | | | <b>No Connect.</b> For compatibility with future products, do not connect to these pins. | NOTE: Pin names in parentheses apply to the 80C188EA and 80L188EA. # 5.0 INTEL® 80C186EA PINOUT Table 6 and Table 7 list the 80C186EA pin names with package location for the 68-pin Plastic Leaded Chip Carrier (PLCC) component. Figure 3 depicts the complete 80C186EA/80L186EA pinout (PLCC package) as viewed from the top side of the component (i.e., contacts facing down). Table 6. PLCC Pin Names with Package Location | Address/D | ata Bus | Bus Cor | ntrol | Processor | Control | I/O | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | Name | Location | Name | Location | Name | Location | Name | Location | | AD0<br>AD1<br>AD2<br>AD3<br>AD4<br>AD5<br>AD6<br>AD7<br>AD8 (A8)<br>AD9 (A9)<br>AD10 (A10)<br>AD11 (A11)<br>AD12 (A12)<br>AD13 (A13)<br>AD14 (A14)<br>AD15 (A15)<br>A16<br>A17<br>A18<br>A19/S6 | 17<br>15<br>13<br>11<br>8<br>6<br>4<br>2<br>16<br>14<br>12<br>10<br>7<br>5<br>3<br>1<br>68<br>67<br>66<br>65 | ALE/QS0 BHE (RFSH) S0 S1 S2 RD/QSMD WR/QS1 ARDY DEN LOCK HOLD HLDA Powe | 61<br>64<br>52<br>53<br>54<br>62<br>63<br>55<br>49<br>39<br>48<br>50<br>51 | RESIN<br>RESOUT<br>CLKIN<br>OSCOUT<br>CLKOUT<br>TEST/BUSY<br>PDTMR<br>NMI<br>INTO<br>INT1/SELECT<br>INT2/INTAO<br>INT3/INTA1/<br>IRQ | 24<br>57<br>59<br>58<br>56<br>47<br>40<br>46<br>45<br>44<br>42<br>41 | UCS LCS MCS0/PEREQ MCS1/ERROR MCS2 MCS3/NCS PCS0 PCS1 PCS2 PCS3 PCS4 PCS5/A1 PCS6/A2 TOOUT TOIN T1OUT T1IN DRQ0 DRQ1 | 34<br>33<br>38<br>37<br>36<br>35<br>25<br>27<br>28<br>29<br>30<br>31<br>32<br>22<br>20<br>23<br>21<br>18<br>19 | $\textbf{NOTE:} \ \ \text{Pin names in parentheses apply to the } 80\text{C1}88\text{EA}/80\text{L1}88\text{EA}.$ Table 7. PLCC Package Location with Pin Names | Location | Name | Location | Name | Location | Name | Location | Name | |----------|------------|----------|----------|----------|-------------|----------|----------------| | 1 | AD15 (A15) | 18 | DRQ0 | 35 | MCS3/NCS | 52 | S0<br>S1<br>S2 | | 2 | AD7 | 19 | DRQ1 | 36 | MCS2 | 53 | <u>S1</u> | | 3 | AD14 (A14) | 20 | TOIN | 37 | MCS1/ERROR | 54 | S2 | | 4 | AD6 | 21 | T1IN | 38 | MCS0/PEREQ | 55 | ARDY | | 5 | AD13 (A13) | 22 | T0OUT | 39 | DEN | 56 | CLKOUT | | 6 | AD5 | 23 | T1OUT | 40 | PDTMR | 57 | RESOUT | | 7 | AD12 (A12) | 24 | RESIN | 41 | INT3/INTA1/ | 58 | OSCOUT | | 8 | AD4 | 25 | PCS0 | | IRQ | 59 | CLKIN | | 9 | $V_{CC}$ | 26 | $V_{SS}$ | 42 | INT2/INTA0 | 60 | $V_{SS}$ | | 10 | AD11 (A11) | 27 | PCS1 | 43 | VCC | 61 | ALE/QS0 | | 11 | AD3 | 28 | PCS2 | 44 | INT1/SELECT | 62 | RD/QSMD | | 12 | AD10 (A10) | 29 | PCS3 | 45 | INT0 | 63 | WR/QS1 | | 13 | AD2 | 30 | PCS4 | 46 | NMI | 64 | BHE RFSH | | 14 | AD9 (A9) | 31 | PCS5/A1 | 47 | TEST/BUSY | 65 | A19/S6 | | 15 | AD1 | 32 | PCS6/A2 | 48 | LOCK | 66 | A18 | | 16 | AD8 (A8) | 33 | LCS | 49 | SRDY | 67 | A17 | | 17 | ADO | 34 | UCS | 50 | HOLD | 68 | A16 | | | | | | 51 | HLDA | | | NOTE: Pin names in parentheses apply to the 80C188EA/80L188EA. Figure 3. 68-Lead PLCC Pinout Diagram ## 6.0 PACKAGE THERMAL SPECIFICATIONS The 80C186EA/80L186EA is specified for operation when $T_C$ (the case temperature) is within the range of $0^{\circ}C$ to $85^{\circ}C$ (PLCC package). $T_C$ may be measured in any environment to determine whether the processor is within the specified operating range. The case temperature must be measured at the center of the top surface. $T_A$ (the ambient temperature) can be calculated from $\theta_{CA}$ (thermal resistance from the case to ambient) with the following equation: $$T_A = T_C - P \times \theta_{CA}$$ Typical values for $\theta_{CA}$ at various airflows are given in Table 8. P (the maximum power consumption, specified in watts) is calculated by using the maximum ICC as tabulated in the DC specifications and $V_{CC}$ of 5.5V. Table 8. Thermal Resistance ( $\theta_{CA}$ ) at Various Airflows (in °C/Watt) | | Airflow Linear ft/min (m/sec) | | | | | | | | | |------------------------|-------------------------------|---------------|---------------|---------------|---------------|----------------|--|--|--| | | 0 (0) | 200<br>(1.01) | 400<br>(2.03) | 600<br>(3.04) | 800<br>(4.06) | 1000<br>(5.07) | | | | | θ <sub>CA</sub> (PLCC) | 29 | 25 | 21 | 19 | 17 | 16.5 | | | | #### 7.0 ELECTRICAL SPECIFICATIONS #### 7.1 Absolute Maximum Ratings\* Storage Temperature: $-65 \, ^{\circ}\text{C} \text{ to} + 150 \, ^{\circ}\text{C}$ Case Temperature under Bias: $-65 \, ^{\circ}\text{C} \text{ to} + 150 \, ^{\circ}\text{C}$ Supply Voltage with Respect to $V_{SS}$ : -0.5 V to +6.5 V Voltage on Other Pins with Respect to $V_{SS}$ : -0.5 V to $V_{CC}$ + 0.5 V Note: This data sheet contains preliminary information on new products in production. It is valid for the devices indicated in the revision history. The specifications are subject to change without notice. \*Warning: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### 7.2 Recommended Connections Power and ground connections must be made to multiple $V_{CC}$ and $V_{SS}$ pins. Every 80C186EA based circuit board should contain separate power ( $V_{CC}$ ) and ground ( $V_{SS}$ ) planes. All $V_{CC}$ and $V_{SS}$ pins **must** be connected to the appropriate plane. Pins identified as "N.C." must not be connected in the system. Decoupling capacitors should be placed near the processor. The value and type of decoupling capacitors is application and board layout dependent. The processor can cause transient power surges when its output buffers transition, particularly when connected to large capacitive loads. Always connect any unused input pins to an appropriate signal level. In particular, unused interrupt pins (NMI, INT3:0) should be connected to $V_{SS}$ to avoid unwanted interrupts. Leave any unused output pin or any "N.C." pin unconnected. #### **DC SPECIFICATIONS** 8.0 Table 9. DC SPECIFICATIONS (80C186EA/80C188EA) | Symbol | Parameter | Min | Max | Units | Conditions | |------------------|-------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|----------------|---------------------------------------------------------------------------------| | V <sub>CC</sub> | Supply Voltage | 4.5 | 5.5 | V | | | V <sub>IL</sub> | Input Low Voltage for All Pins | -0.5 | 0.3 V <sub>CC</sub> | ٧ | | | V <sub>IH</sub> | Input High Voltage for All Pins | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | ٧ | | | $V_{OL}$ | Output Low Voltage | | 0.45 | V | $I_{OL} = 3 \text{ mA (min)}$ | | $V_{OH}$ | Output High Voltage | V <sub>CC</sub> - 0.5 | | V | $I_{OH} = -2 \text{ mA (min)}$ | | $V_{HYR}$ | Input Hysterisis on RESIN | 0.30 | | V | | | I <sub>IL1</sub> | Input Leakage Current (except RD/QSMD, UCS, LCS, MCS0/PEREQ, MCS1/ERROR, LOCK and TEST/BUSY) | | ±10 | μΑ | $0V \le V_{IN} \le V_{CC}$ | | l <sub>IL2</sub> | Input Leakage Current (RD/QSMD, UCS, LCS, MCS0/PEREQ, MCS1, ERROR, LOCK and TEST/BUSY | -275 | | μΑ | V <sub>IN</sub> = 0.7 V <sub>CC</sub> (Note 1) | | l <sub>OL</sub> | Output Leakage Current | | ± 10 | μΑ | $\begin{array}{l} 0.45 \leq V_{OUT} \leq V_{CC} \\ \text{(Note 2)} \end{array}$ | | I <sub>CC</sub> | Supply Current Cold (RESET)<br>80C186EA25/80C188EA25<br>80C186EA20/80C188EA20<br>80C186EA13/80C188EA13 | | 105<br>90<br>65 | mA<br>mA<br>mA | (Notes 3, 5) | | I <sub>ID</sub> | Supply Current In Idle Mode<br>80C186EA25/80C188EA25<br>80C186EA20/80C188EA20<br>80C186EA13/80C188EA13 | | 90<br>70<br>46 | mA<br>mA<br>mA | (Note 5) | | I <sub>PD</sub> | Supply Current In Powerdown Mode<br>80C186EA25/80C188EA25<br>80C186EA20/80C188EA20<br>80C186EA13/80C188EA13 | | 100<br>100<br>100 | μΑ<br>μΑ<br>μΑ | (Note 5) | | C <sub>OUT</sub> | Output Pin Capacitance | 0 | 15 | pF | T <sub>F</sub> = 1 MHz (Note 4) | | C <sub>IN</sub> | Input Pin Capacitance | 0 | 15 | pF | T <sub>F</sub> = 1 MHz | - 1. RD/QSMD, UCS, LCS, MCS0/PEREQ, MCS1/ERROR, LOCK and TEST/BUSY have internal pullups that are only activated during RESET. Loading these pins above $I_{OL}$ = -275 $\mu A$ will cause the processor to enter alternate modes of operation. 2. Output pins are floated using HOLD or ONCE Mode. - 3. Measured at worst case temperature and V<sub>CC</sub> with all outputs loaded as specified in the AC Test Conditions, and with the device in RESET (RESIN held low). RESET is worst case for I<sub>CC</sub>. - 4. Output capacitance is the capacitive load of a floating output pin. - 5. Operating conditions for 25 MHz are 0°C to +70°C, $V_{CC} = 5.0V \pm 10\%$ . Table 10. DC SPECIFICATIONS (80L186EA/80L188EA) | Symbol | Parameter | Min | Max | Units | Conditions | |------------------|-----------------------------------------------------------------------------------|-----------------------|-----------------------|----------|---------------------------------------------------------------------------------| | V <sub>CC</sub> | Supply Voltage | 2.7 | 5.5 | ٧ | | | V <sub>IL</sub> | Input Low Voltage for All Pins | -0.5 | 0.3 V <sub>CC</sub> | ٧ | | | V <sub>IH</sub> | Input High Voltage for All Pins | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>OL</sub> | Output Low Voltage | | 0.45 | ٧ | I <sub>OL</sub> = 1.6 mA (min) | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> - 0.5 | | ٧ | $I_{OH} = -1 \text{ mA (min)}$ | | V <sub>HYR</sub> | Input Hysterisis on RESIN | 0.30 | | ٧ | | | I <sub>IL1</sub> | Input Leakage Current (except RD/QSMD, UCS, LCS, MCS0/PEREQ, MCS1, LOCK and TEST) | | ±10 | μΑ | $0V \le V_{IN} \le V_{CC}$ | | I <sub>IL2</sub> | Input Leakage Current (RD/QSMD, UCS, LCS, MCS0, MCS1, LOCK and TEST) | -275 | | μΑ | V <sub>IN</sub> = 0.7 V <sub>CC</sub> (Note 1) | | I <sub>OL</sub> | Output Leakage Current | | ± 10 | μΑ | $\begin{array}{l} 0.45 \leq V_{OUT} \leq V_{CC} \\ \text{(Note 2)} \end{array}$ | | I <sub>CC5</sub> | Supply Current (RESET, 5.5V)<br>80L186EA-13<br>80L186EA-8 | | 65<br>40 | mA<br>mA | (Note 3)<br>(Note 3) | | I <sub>CC3</sub> | Supply Current (RESET, 2.7V)<br>80L186EA-13<br>80L186EA-8 | | 34<br>20 | mA<br>mA | (Note 3)<br>(Note 3) | | I <sub>ID5</sub> | Supply Current Idle (5.5V)<br>80L186EA-13<br>80L186EA-8 | | 46<br>28 | mA<br>mA | | | I <sub>ID5</sub> | Supply Current Idle (2.7V)<br>80L186EA-13<br>80L186EA-8 | | 24<br>14 | mA<br>mA | | | I <sub>PD5</sub> | Supply Current Powerdown (5.5V)<br>80L186EA-13<br>80L186EA-8 | | 100<br>100 | μΑ<br>μΑ | | | I <sub>PD3</sub> | Supply Current Powerdown (2.7V)<br>80L186EA-13<br>80L186EA-8 | | 50<br>50 | μΑ<br>μΑ | | | C <sub>OUT</sub> | Output Pin Capacitance | 0 | 15 | pF | T <sub>F</sub> = 1 MHz (Note 4) | | C <sub>IN</sub> | Input Pin Capacitance | 0 | 15 | pF | T <sub>F</sub> = 1 MHz | - $\frac{\text{NOTES:}}{\text{1. RD/QSMD, }\overline{UCS, }\overline{LCS, }\overline{MCS0, }\overline{MCS1, }\overline{LOCK} \text{ and }\overline{TEST} \text{ have internal pullups that are only activated}$ during RESET. Loading these pins above $I_{OL}$ = -275 $\mu A$ will cause the processor to enter alternate modes of operation. - 2. Output pins are floated using HOLD or ONCE Mode. - Guput pins are needed using FIGED of STAGE Mode. Measured at worst case temperature and V<sub>CC</sub> with all outputs loaded as specified in the AC Test Conditions, and with the device in RESET (RESIN held low). - 4. Output capacitance is the capacitive load of a floating output pin. #### 8.1 **I<sub>CC</sub> Versus Frequency and Voltage** The current (I<sub>CC</sub>) consumption of the processor is essentially composed of two components; IPD and ICCS. #### Intel® 80C186EA/80C188EA, 80L186EA/80L188EA $I_{PD}$ is the **quiescent** current that represents internal device leakage, and is measured with all inputs or floating outputs at GND or $V_{CC}$ (no clock applied to the device). $I_{PD}$ is equal to the Powerdown current and is typically less than 50 $\mu$ A. $I_{CCS}$ is the **switching** current used to charge and discharge parasitic device capacitance when changing logic levels. Since $I_{CCS}$ is typically much greater than $I_{PD}$ , $I_{PD}$ can often be ignored when calculating $I_{CC}$ . $I_{\rm CCS}$ is related to the voltage and frequency at which the device is operating. It is given by the formula: Power = $$V \times I = V^2 \times C_{DEV} \times f$$ $$\therefore I = I_{CC} = I_{CCS} = V \times C_{DEV} \times f$$ Where: $V = Device operating voltage (V_{CC})$ C<sub>DEV</sub> = Device capacitance f = Device operating frequency $I_{CCS} = I_{CC} = Device current$ Measuring $C_{DEV}$ on a device like the 80C186EA would be difficult. Instead, $C_{DEV}$ is calculated using the above formula by measuring $I_{CC}$ at a known $V_{CC}$ and frequency (see Table 11). Using this $C_{DEV}$ value, $I_{CC}$ can be calculated at any voltage and frequency within the specified operating range. EXAMPLE: Calculate the typical I<sub>CC</sub> when operating at 20 MHz, 4.8V. $$I_{CC} = I_{CCS} = 4.8 \times 0.515 \times 20 \approx 49 \text{ mA}$$ Table 11. C<sub>DEV</sub> Values | Parameter | Тур | Max | Units | Notes | |------------------------------------|-------|-------|----------|-------| | C <sub>DEV</sub> (Device in Reset) | 0.515 | 0.905 | mA/V*MHz | 1,2 | | C <sub>DEV</sub> (Device in Idle) | 0.391 | 0.635 | mA/V*MHz | 1,2 | <sup>1.</sup> Max $C_{DEV}$ is calculated at -40 °C, all floating outputs driven to $V_{CC}$ or GND, and all outputs loaded to 50 pF (including CLKOUT and OSCOUT). ## 8.2 PDTMR Pin Delay Calculation The PDTMR pin provides a delay between the assertion of NMI and the enabling of the internal clocks when exiting Powerdown. A delay is required only when using the on-chip oscillator to allow the crystal or resonator circuit time to stabilize. Typical C<sub>DEV</sub> is calculated at 25°C with all outputs loaded to 50 pF except CLKOUT and OSCOUT, which are not loaded. #### Intel® 80C186EA/80C188EA, 80L186EA/80L188EA **Note:** The PDTMR pin function does not apply when $\overline{RESIN}$ is asserted (i.e., a device reset during Powerdown is similar to a cold reset and $\overline{RESIN}$ must remain active until after the oscillator has stabilized). To calculate the value of capacitor required to provide a desired delay, use the equation:: $$440 \times t = C_{PD} (5V, 25 \, ^{\circ}C)$$ Where: t = desired delay in seconds $C_{PD}$ = capacitive load on PDTMR in **microfarads** EXAMPLE: To get a delay of 300 $\mu$ s, a capacitor value of $C_{PD} = 440 \times (300 \times 10^{-6}) = 0.132 \,\mu\text{F}$ is required. Round up to standard (available) capacitive values. Note: The above equation applies to delay times greater than 10 $\mu$ s and will compute the **TYPICAL** capacitance needed to achieve the desired delay. A delay variance of +50% or -25% can occur due to temperature, voltage, and device process extremes. In general, higher $V_{CC}$ and/or lower temperature will decrease delay time, while lower $V_{CC}$ and/or higher temperature will increase delay time. ## 9.0 AC SPECIFICATIONS Table 12. AC Characteristics—80C186EA25/80C186EA20/80C186EA13 | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Units | Notes | |--------------------|--------------------------------------------------------------------------------------|-----------|-----------------|------------|------------------|-----------|------------------|-------|------------| | INPUT C | LOCK | 25 MHz | (12) | 20 MH | lz | 13 MF | lz | | | | T <sub>F</sub> | CLKIN Frequency | 0 | 50 | 0 | 40 | 0 | 26 | MHz | 1 | | T <sub>C</sub> | CLKIN Period | 20 | ∞ | 25 | ∞ | 38.5 | ∞ | ns | 1 | | T <sub>CH</sub> | CLKIN High Time | 10 | ∞ | 10 | ∞ | 12 | ∞ | ns | 1, 2 | | T <sub>CL</sub> | CLKIN Low Time | 10 | ∞ | 10 | ∞ | 12 | ∞ | ns | 1, 2 | | T <sub>CR</sub> | CLKIN Rise Time | 1 | 8 | 1 | 8 | 1 | 8 | ns | 1, 3 | | T <sub>CF</sub> | CLKIN Fall Time | 1 | 8 | 1 | 8 | 1 | 8 | ns | 1, 3 | | ОИТРИТ | CLOCK | | | | | | | | | | T <sub>CD</sub> | CLKIN to CLKOUT Delay | 0 | 15 | 0 | 17 | 0 | 23 | ns | 1, 4 | | T | CLKOUT Period | | 2T <sub>C</sub> | | 2*T <sub>C</sub> | | 2*T <sub>C</sub> | ns | 1 | | T <sub>PH</sub> | CLKOUT High Time | (T/2) - 5 | | (T/2) - 5 | | (T/2) - 5 | | ns | 1 | | T <sub>PL</sub> | CLKOUT Low Time | (T/2) - 5 | | (T/2) - 5 | | (T/2) - 5 | | ns | 1 | | T <sub>PR</sub> | CLKOUT Rise Time | 1 | 6 | ` <u>1</u> | 6 | 1 | 6 | ns | 1, 5 | | T <sub>PF</sub> | CLKOUT Fall Time | 1 | 6 | 1 | 6 | 1 | 6 | ns | 1, 5 | | OUTPUT | DELAYS | • | | | | | | • | | | T <sub>CHOV1</sub> | ALE, <u>S2:0</u> , <u>DEN</u><br>BHE, ( <u>RFSH</u> ), <u>LOCK</u> , A19:16 | 3 | 20 | 3 | 22 | 3 | 25 | ns | 1, 4, 6, 7 | | T <sub>CHOV2</sub> | MCS3:0, LCS, UCS, PCS6:0, NCS, RD, WR | 3 | 25 | 3 | 27 | 3 | 30 | ns | 1, 4, 6, 8 | | T <sub>CLOV1</sub> | BHE (RFSH), DEN, LOCK,<br>RESOUT, HLDA,<br>TOOUT, T1OUT, A19:16 | 3 | 20 | 3 | 22 | 3 | 25 | ns | 1, 4, 6 | | T <sub>CLOV2</sub> | RD, WR, MCS3:0, LCS,<br>UCS, PCS6:0, AD15:0<br>(A15:8, AD7:0),<br>NCS, INTA1:0, S2:0 | 3 | 25 | 3 | 27 | 3 | 30 | ns | 1, 4, 6 | | T <sub>CHOF</sub> | RD, WR, BHE (RFSH),<br>LOCK, S2:0, A19:16 | 0 | 25 | 0 | 25 | 0 | 25 | ns | 1 | | T <sub>CLOF</sub> | DEN, AD15:0 (A15:8, AD7:0) | 0 | 25 | 0 | 25 | 0 | 25 | ns | 1 | #### Table 12. AC Characteristics—80C186EA25/80C186EA20/80C186EA13 (Continued) | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Units | Notes | |-------------------|---------------------------------------|-----|-------------------------------|-----|--------|-----|-----|-------|-------| | SYNCHR | SYNCHRONOUS INPUTS | | 25 MHz <sup>(12)</sup> 20 MHz | | 13 MHz | | | | | | T <sub>CHIS</sub> | TEST, NMI, INT3:0,<br>T1:0IN, ARDY | 8 | | 10 | | 10 | | ns | 1, 9 | | T <sub>CHIH</sub> | TEST, NMI, INT3:0,<br>T1:0IN, ARDY | 3 | | 3 | | 3 | | ns | 1, 9 | | T <sub>CLIS</sub> | AD15:0 (AD7:0), ARDY,<br>SRDY, DRQ1:0 | 10 | | 10 | | 10 | | ns | 1, 10 | | T <sub>CLIH</sub> | AD15:0 (AD7:0), ARDY,<br>SRDY, DRQ1:0 | 3 | | 3 | | 3 | | ns | 1, 10 | | T <sub>CLIS</sub> | HOLD, PEREQ, ERROR<br>(80C186EA Only) | 10 | | 10 | | 10 | | ns | 1, 9 | | T <sub>CLIH</sub> | HOLD, PEREQ, ERROR<br>(80C186EA Only) | 3 | | 3 | | 3 | | ns | 1, 9 | | T <sub>CLIS</sub> | RESIN (to CLKIN) | 10 | | 10 | | 10 | | ns | 1, 9 | | T <sub>CLIH</sub> | RESIN (from CLKIN) | 3 | | 3 | | 3 | | ns | 1, 9 | - 1. See AC Timing Waveforms, for waveforms and definition. - See AC Timing Waveforms, for waveforms and definition. Measured at V<sub>IH</sub> for high time, V<sub>IL</sub> for low time. Only required to guarantee I<sub>CC</sub>. Maximum limits are bounded by T<sub>C</sub>, T<sub>CH</sub> and T<sub>CL</sub>. Specified for a 50 pF load, see Figure 9 for capacitive derating information. Specified for a 50 pF load, see Figure 10 for rise and fall times outside 50 pF. See Figure 10 for rise and fall times. T<sub>CHOV1</sub> applies to BHE (RFSH), LOCK and A19:16 only after a HOLD release. T<sub>CHOV2</sub> applies to RD and WR only after a HOLD release. Setup and Hold are required for proper operation. - 10. Setup and Hold are required to guarantee recognition. 11. T<sub>CHOVS</sub> applies to BHE (RFSH) and A19:16 only after a HOLD release. 12. Operating conditions for 25 MHz are 0°C to +70°C, V<sub>CC</sub> = 5.0V ±10%. 13. Pin names in parentheses apply to the 80C188EA/80L188EA. Table 13. AC Characteristics—80L186EA13/80C186EA8 | Symbol | Parameter | Min | Max | Min | Max | Units | Notes | |------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------|----------------------------------|---------------------------------------------------------------------|-----------------------------------|------------------------------------| | INPUT CL | OCK | 13 MF | lz | 8 MH: | z | | | | T <sub>F</sub> T <sub>C</sub> T <sub>CH</sub> T <sub>CL</sub> T <sub>CR</sub> T <sub>CF</sub> OUTPUT | CLKIN Frequency CLKIN Period CLKIN High Time CLKIN Low Time CLKIN Rise Time CLKIN Fall Time CLOCK CLKIN to CLKOUT Delay | 0<br>38.5<br>12<br>12<br>1<br>1 | 26 | 0<br>62.5<br>12<br>12<br>1<br>1 | 16<br>&<br>&<br>&<br>&<br>&<br>&<br>&<br>&<br>&<br>&<br>&<br>&<br>& | MHz<br>ns<br>ns<br>ns<br>ns<br>ns | 1<br>1<br>1,2<br>1,2<br>1,3<br>1,3 | | T T <sub>PH</sub> T <sub>PL</sub> T <sub>PR</sub> T <sub>PF</sub> | CLKOUT Period CLKOUT High Time CLKOUT Low Time CLKOUT Rise Time CLKOUT Fall Time | (T/2) - 5<br>(T/2) - 5<br>1<br>1 | 2*T <sub>C</sub><br>12<br>12 | (T/2) - 5<br>(T/2) - 5<br>1<br>1 | 2*T <sub>C</sub><br>12<br>12 | ns<br>ns<br>ns<br>ns | 1<br>1<br>1<br>1, 5<br>1, 5 | | | | 3 | 07 | 0 | 07 | | 1 1 0 7 | | T <sub>CHOV1</sub> | ALE, LOCK MCS3:0, LCS, UCS, PCS6:0, RD, WR | 3 | 27<br>32 | 3 | 27<br>32 | ns<br>ns | 1, 4, 6, 7<br>1, 4,<br>6, 8 | | T <sub>CHOV3</sub> | S2:0 (DEN),<br>BHE (RFSH), A19:16 | 3 | 30 | 3 | 30 | ns | 1 | | T <sub>CLOV1</sub> | TOCK, RESOUT, HLDA,<br>TOOUT, T1OUT | 3 | 27 | 3 | 27 | ns | 1, 4, 6 | | T <sub>CLOV2</sub> | RD, WR, MCS3:0, LCS,<br>UCS, PCS6:0, INTA1:0 | 3 | 32 | 3 | 35 | ns | 1, 4, 6 | | T <sub>CLOV3</sub> | BHE (RFSH), DEN, A19:16 | 3 | 30 | 3 | 30 | ns | 1, 4, 6 | | T <sub>CLOV4</sub> | AD15:0 (A15:8, AD7:0) | 3 | 34 | 3 | 35 | ns | 1, 4, 6 | | T <sub>CLOV5</sub> | <u>S2:0</u> | 3 | 38 | 3 | 40 | ns | 1, 4, 6 | | T <sub>CHOF</sub> | RD, WR, BHE (RFSH),<br>LOCK,<br>S2:0, A19:16 | 0 | 27 | 0 | 27 | ns | 1 | | T <sub>CLOF</sub> | DEN, AD15:0<br>(A15:8, AD7:0) | 0 | 27 | 0 | 27 | ns | 1 | #### Table 13. AC Characteristics—80L186EA13/80C186EA8 (Continued) | Symbol | Parameter | Min | Max | Min | Max | Units | Notes | |-------------------|------------------------------------|-----|-----|-------|-----|-------|-------| | SYNCHR | ONOUS INPUTS | 13 | MHz | 8 MHz | | | • | | T <sub>CHIS</sub> | TEST, NMI, INT3:0, T1:0IN, ARDY | 22 | | 22 | | ns | 1, 9 | | T <sub>CHIH</sub> | TEST, NMI, INT3:0, T1:0IN, ARDY | 3 | | 3 | | ns | 1, 9 | | T <sub>CLIS</sub> | AD15:0 (AD7:0), ARDY, SRDY, DRQ1:0 | 22 | | 22 | | ns | 1, 10 | | T <sub>CLIH</sub> | AD15:0 (AD7:0), ARDY, SRDY, DRQ1:0 | 3 | | 3 | | ns | 1, 10 | | T <sub>CLIS</sub> | HOLD | 22 | | 22 | | ns | 1, 9 | | T <sub>CLIH</sub> | HOLD | 3 | | 3 | | ns | 1, 9 | | T <sub>CLIS</sub> | RESIN (to CLKIN) | 22 | | 22 | | ns | 1, 9 | | T <sub>CLIH</sub> | RESIN (from CLKIN) | 3 | | 3 | | ns | 1, 9 | - Specified for a 50 pF load, see Figure 10 for rise and fall times outside 50 pF. Specified for a 50 pF load, see Figure 10 for rise and fall times outside 50 pF. - Specified for a 30 pF load, see Figure 10 for rise and fall times. See Figure 10 for rise and fall times. T<sub>CHOV1</sub> applies to BHE (RFSH), LOCK and A19:16 only after a HOLD release. T<sub>CHOV2</sub> applies to RD and WR only after a HOLD release. Setup and Hold are required to guarantee recognition. - 10. Setup and Hold are required for proper operation. 11. T<sub>CHOVS</sub> applies to BHE (RFSH) and A19:16 only after a HOLD release. - 12. Pin names in parentheses apply to the 80C188EA/80L188EA. Table 14. Relative Timings (80C186EA25/20/13, 80L186EA13/8) | Symbol | Parameter | Min | Max | Unit | Notes | |--------------------|------------------------------------------|-----------|-----|------|-------| | RELATIVE | TIMINGS | | | | | | T <sub>LHLL</sub> | ALE Rising to ALE Falling | T - 15 | | ns | | | T <sub>AVLL</sub> | Address Valid to ALE Falling | ½T — 10 | | ns | | | T <sub>PLLL</sub> | Chip Selects Valid to ALE Falling | ¹⁄₂T − 10 | | ns | 1 | | T <sub>LLAX</sub> | Address Hold from ALE Falling | ¹⁄₂T − 10 | | ns | | | T <sub>LLWL</sub> | ALE Falling to WR Falling | ¹⁄₂T − 15 | | ns | 1 | | T <sub>LLRL</sub> | ALE Falling to $\overline{RD}$ Falling | ¹⁄₂T − 15 | | ns | 1 | | T <sub>RHLH</sub> | RD Rising to ALE Rising | ¹⁄₂T − 10 | | ns | 1 | | T <sub>WHLH</sub> | WR Rising to ALE Rising | ¹⁄₂T − 10 | | ns | 1 | | T <sub>AFRL</sub> | Address Float to $\overline{RD}$ Falling | 0 | | ns | | | T <sub>RLRH</sub> | RD Falling to RD Rising | (2*T) - 5 | | ns | 2 | | T <sub>WLWH</sub> | WR Falling to WR Rising | (2*T) - 5 | | ns | 2 | | T <sub>RHAV</sub> | RD Rising to Address Active | T — 15 | | ns | | | T <sub>WHDX</sub> | Output Data Hold after WR Rising | T — 15 | | ns | | | T <sub>WHDEX</sub> | WR Rising to DEN Rising | ¹⁄₂T − 10 | - | ns | 1 | | T <sub>WHPH</sub> | WR Rising to Chip Select Rising | ¹⁄₂T − 10 | | ns | 1, 4 | | T <sub>RHPH</sub> | RD Rising to Chip Select Rising | ½T - 10 | | ns | 1, 4 | | T <sub>PHPL</sub> | CS Inactive to CS Active | ½T - 10 | | ns | 1 | | T <sub>OVRH</sub> | ONCE (UCS, LCS) Active to RESIN Rising | Т | | ns | 3 | | T <sub>RHOX</sub> | ONCE (UCS, LCS) to RESIN Rising | Т | | ns | 3 | - Assumes equal loading on both pins. Can be extended using wait states. - 3. Not tested. - Not tested. Not applicable to latched A2:1. These signals change only on falling T<sub>1</sub>. For write cycle followed by read cycle. Operating conditions for 25 MHz are 0°C to +70°C, V<sub>CC</sub> = 5.0V ±10%. ## 10.0 AC TEST CONDITIONS The AC specifications are tested with the 50 pF load shown in Figure 4. See the Derating Curves section to see how timings vary with load capacitance. Specifications are measured at the $V_{CC}/2$ crossing point, unless otherwise specified. See AC Timing Waveforms, for AC specification definitions, test pins, and illustrations. Figure 4. AC Test Load ## 11.0 AC TIMING WAVEFORMS Figure 6. Output Delay and Float Waveform Figure 7. Input Setup and Hold Figure 8. Relative Signal Waveform ## 12.0 DERATING CURVES Figure 9. Typical Output Delay Variations Versus Load Capacitance Figure 10. Typical Rise and Fall Variations Versus Load Capacitance ### 13.0 **RESET** The processor performs a reset operation any time the $\overline{RESIN}$ pin is active. The $\overline{RESIN}$ pin is actually synchronized before it is presented internally, which means that the clock must be operating before a reset can take effect. From a power-on state, $\overline{RESIN}$ must be held active (low) in order to guarantee correct initialization of the processor. Failure to provide $\overline{RESIN}$ while the device is powering up will result in unspecified operation of the device. Figure 11 shows the correct reset sequence when first applying power to the processor. An external clock connected to CLKIN must not exceed the $V_{CC}$ threshold being applied to the processor. This is normally not a problem if the clock driver is supplied with the same $V_{CC}$ that supplies the processor. When attaching a crystal to the device, RESIN must remain active until both $V_{CC}$ and CLKOUT are stable (the length of time is application specific and depends on the startup characteristics of the crystal circuit). The RESIN pin is designed to operate correctly using an RC reset circuit, but the designer must ensure that the ramp time for $V_{CC}$ is not so long that RESIN is never really sampled at a logic low level when $V_{CC}$ reaches minimum operating conditions. Figure 12 shows the timing sequence when $\overline{RESIN}$ is applied after $V_{CC}$ is stable and the device has been operating. Note that a reset will terminate all activity and return the processor to a known operating state. Any bus operation that is in progress at the time $\overline{RESIN}$ is asserted will terminate immediately (note that most control signals will be driven to their inactive state first before floating). While RESIN is active, signals RD/QSMD, UCS, LCS, MCS0/PEREQ, MCS1/ERROR, LOCK, and TEST/BUSY are configured as inputs and weakly held high by internal pullup transistors. Forcing UCS and LCS low selects ONCE Mode. Forcing QSMD low selects Queue Status Mode. Forcing TEST/BUSY high at reset and low four clocks later enables Numerics Mode. Forcing LOCK low is prohibited and results in unspecified operation. Figure 11. Powerup Reset Waveforms Figure 12. Warm Reset Waveforms ## 14.0 BUS CYCLE WAVEFORMS Figure 13 through Figure 19 present the various bus cycles that are generated by the processor. What is shown in the figure is the relationship of the various bus signals to CLKOUT. These figures along with the information present in **AC Specifications** allow the user to determine all the critical timing analysis needed for a given application. Figure 13. Read, Fetch and Refresh Cycle Waveform Figure 16. INTA Cycle Waveform Figure 17. HOLD/HLDA Waveform Datasheet Datasheet Figure 19. Ready Waveform - Generalized diagram for READ or WRITE. ARDY low by either edge causes a wait state. Only rising ARDY is fully synchronized. - 3. SRDY low causes a wait state. SRDY must meet setup and hold times to ensure correct device operation. - 4. Either ARDY or SRDY active high will terminate a bus cycle. - 5. Pin names in parentheses apply to the 80C188EA. # 15.0 Intel® 80C186EA/80C188EA EXECUTION TIMINGS A determination of program execution timing must consider the bus cycles necessary to prefetch instructions as well as the number of execution unit cycles necessary to execute instructions. The following instruction timings represent the minimum execution time in clock cycle for each instruction. The timings given are based on the following assumptions: - The opcode, along with any data or displacement required for execution of a particular instruction, has been prefetched and resides in the queue at the time it is needed. - No wait states or bus HOLDs occur. - All word-data is located on even-address boundaries. (80C186EA only) All jumps and calls include the time required to fetch the opcode of the next instruction at the destination address. All instructions which involve memory accesses can require one or two additional clocks above the minimum timings shown due to the asynchronous handshake between the bus interface unit (BIU) and execution unit. With a 16-bit BIU, the 80C186EA has sufficient bus performance to endure that an adequate number of prefetched bytes will reside in the queue (6 bytes) most of the time. Therefore, actual program exeuction time will not be substanially greater than that derived from adding the instruction timings shown. The 80C188EA 8-bit BIU is limited in its performance relative to the execution unit. A sufficient number of prefetched bytes may not reside in the prefetch queue (4 bytes) much of the time. Therefore, actual program execution time will be substantially greater than that derived from adding the instruction timings shown. Figure 20. Instruction Set Summary | Function | | For | rmat | | 80C186EA<br>Clock<br>Cycles | 80C188EA<br>Clock<br>Cycles | Comments | |-------------------------------------|-----------------|---------------|---------------|-------------|-----------------------------|-----------------------------|----------| | DATA TRANSFER<br>MOV = Move: | | | | | | | | | Register to Register/Memory | 1000100w | mod reg r/m | | | 2/12 | 2/12* | | | Register/memory to register | 1000101w | mod reg r/m | | | 2/9 | 2/9 | | | Immediate to register/memory | 1100011w | mod 000 r/m | data | data if w=1 | 12–13 | 12–13 | 8/16-bit | | Immediate to register | 1011w reg | data | data if w = 1 | | 3-4 | 3-4 | 8/16-bit | | Memory to accumulator | 1010000w | addr-low | addr-high | | 8 | 8* | | | Accumulator to memory | 1010001w | addr-low | addr-high | | 9 | 9* | | | Register/memory to segment register | 10001110 | mod 0 reg r/m | | | 2/9 | 2/13 | | | Segment register to register/memory | 10001100 | mod 0 reg r/m | | | 2/11 | 2/15 | | | PUSH = Push: | ` | | | | | | | | Memory | 11111111 | mod 1 1 0 r/m | | | 16 | 20 | | | Register | 0 1 0 1 0 reg | | | | 10 | 14 | | | Segment register | 0 0 0 reg 1 1 0 | | | | 9 | 13 | | | Immediate | 011010s0 | data | data if s=0 | | 10 | 14 | | | PUSHA = Push All | 01100000 | | | | 36 | 68 | | | POP = Pop: | | | | | | | | | Memory | 10001111 | mod 0 0 0 r/m | | | 20 | 24 | | | Register | 01011 reg | | | | 10 | 14 | | | Segment register | 0 0 0 reg 1 1 1 | (reg≠01) | | | 8 | 12 | | | POPA = Pop All | 01100001 | | | | 51 | 83 | | | XCHG = Exchange: | | | | | | | | | Register/memory with register | 1000011w | mod reg r/m | | | 4/17 | 4/17* | | | Register with accumulator | 10010 reg | | | | 3 | 3 | | | IN = Input from: | | | | | | | | | Fixed port | 1110010w | port | | | 10 | 10* | | | Variable port | 1110110w | | | | 8 | 7* | | | OUT = Output to: | | | | | | | | | Fixed port | 1110011w | port | | | 9 | 9* | | | Variable port | 1110111w | | | | 7 | 7* | | | XLAT = Translate byte to AL | 11010111 | | | | 11 | 15 | | | LEA = Load EA to register | 10001101 | mod reg r/m | | | 6 | 6 | | | LDS = Load pointer to DS | 11000101 | mod reg r/m | (mod≠11) | | 18 | 26 | | | LES = Load pointer to ES | 11000100 | mod reg r/m | (mod≠11) | | 18 | 26 | | | LAHF = Load AH with flags | 10011111 | | | | 2 | 2 | | | SAHF = Store AH into flags | 10011110 | | | | 3 | 3 | | | PUSHF = Push flags | 10011100 | | | | 9 | 13 | | | POPF = Pop flags | 10011101 | | | | 8 | 12 | | #### NOTE: <sup>\*</sup>Clock cycles shown for byte transfers. For word operations, add 4 clock cycles for all memory transfers. Figure 20. Instruction Set Summary (Continued) | Function | | Fo | rmat | | 80C186EA<br>Clock<br>Cycles | 80C188EA<br>Clock<br>Cycles | Comments | |--------------------------------------------------------------|-----------|---------------|-------------|------------------|----------------------------------|-----------------------------------|----------| | DATA TRANSFER (Continued) SEGMENT = Segment Override: | | | | | | - | | | cs | 00101110 | | | | 2 | 2 | | | SS | 00110110 | | | | 2 | 2 | | | DS | 00111110 | | | | 2 | 2 | | | ES | 00100110 | | | | 2 | 2 | | | ARITHMETIC<br>ADD = Add: | 00100110 | I | | | _ | _ | | | Reg/memory with register to either | 00000dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate to register/memory | 100000sw | mod 0 0 0 r/m | data | data if s w=01 | 4/16 | 4/16* | | | Immediate to accumulator | 0000010w | data | data if w=1 | | 3/4 | 3/4 | 8/16-bit | | ADC = Add with carry: | | | | | | | | | Reg/memory with register to either | 000100dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate to register/memory | 100000sw | mod 0 1 0 r/m | data | data if s w=01 | 4/16 | 4/16* | | | Immediate to accumulator | 0001010w | data | data if w=1 | | 3/4 | 3/4 | 8/16-bit | | INC = Increment: | | | | | | | | | Register/memory | 1111111w | mod 0 0 0 r/m | | | 3/15 | 3/15* | | | Register | 01000 reg | | | | 3 | 3 | | | SUB = Subtract: | | | | | | | | | Reg/memory and register to either | 001010dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate from register/memory | 100000sw | mod 1 0 1 r/m | data | data if s w=01 | 4/16 | 4/16* | | | Immediate from accumulator | 0010110w | data | data if w=1 | | 3/4 | 3/4 | 8/16-bit | | SBB = Subtract with borrow: | | | | | | | | | Reg/memory and register to either | 000110dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate from register/memory | 100000sw | mod 0 1 1 r/m | data | data if s w=01 | 4/16 | 4/16* | | | Immediate from accumulator | 0001110w | data | data if w=1 | ] | 3/4 | 3/4* | 8/16-bit | | DEC = Decrement | | | | | | | | | Register/memory | 1111111w | mod 0 0 1 r/m | | | 3/15 | 3/15* | | | Register | 01001 reg | | | | 3 | 3 | | | CMP = Compare: | | | | | | | | | Register/memory with register | 0011101w | mod reg r/m | | | 3/10 | 3/10* | | | Register with register/memory | 0011100w | mod reg r/m | | | 3/10 | 3/10* | | | Immediate with register/memory | 100000sw | mod 1 1 1 r/m | data | data if s w = 01 | 3/10 | 3/10* | | | Immediate with accumulator | 0011110w | data | data if w=1 | | 3/4 | 3/4 | 8/16-bit | | NEG = Change sign register/memory | 1111011w | mod 0 1 1 r/m | | | 3/10* | 3/10* | | | AAA = ASCII adjust for add | 00110111 | | | | 8 | 8 | | | DAA = Decimal adjust for add | 00100111 | | | | 4 | 4 | | | AAS = ASCII adjust for subtract | 00111111 | | | | 7 | 7 | | | DAS = Decimal adjust for subtract | 00101111 | | | | 4 | 4 | | | MUL = Multiply (unsigned): | 1111011w | mod 100 r/m | | | | | | | Register-Byte<br>Register-Word<br>Memory-Byte<br>Memory-Word | | | | | 26-28<br>35-37<br>32-34<br>41-43 | 26-28<br>35-37<br>32-34<br>41-48* | | #### NOTE <sup>\*</sup>Clock cycles shown for byte transfers. For word operations, add 4 clock cycles for all memory transfers. Figure 20. Instruction Set Summary (Continued) | Function | | For | rmat | | 80C186EA<br>Clock<br>Cycles | 80C188EA<br>Clock<br>Cycles | Comments | |--------------------------------------------------------------|----------|-----------------------|---------------|---------------|----------------------------------|-----------------------------------|----------| | ARITHMETIC (Continued) | | | | | , | , | | | IMUL = Integer multiply (signed): | 1111011w | mod 1 0 1 r/m | | | | | | | Register-Byte<br>Register-Word | | | | | 25-28<br>34-37 | 25–28<br>34–37 | | | Memory-Byte | | | | | 31-34 | 32-34 | | | Memory-Word | | | | | 40-43 | 40-43* | | | IMUL = Integer Immediate multiply (signed) | 011010s1 | mod reg r/m | data | data if s=0 | 22-25<br>29-32 | 22-25<br>29–32 | | | <b>DIV</b> = Divide (unsigned): | 1111011w | mod 1 1 0 r/m | | | | | | | Register-Byte<br>Register-Word<br>Memory-Byte<br>Memory-Word | | | | | 29<br>38<br>35<br>44 | 29<br>38<br>35<br>44* | | | IDIV = Integer divide (signed): | 1111011w | mod 1 1 1 r/m | | | | | | | Register-Byte<br>Register-Word<br>Memory-Byte<br>Memory-Word | | | | | 44-52<br>53-61<br>50-58<br>59-67 | 44-52<br>53-61<br>50-58<br>59-67* | | | AAM = ASCII adjust for multiply | 11010100 | 00001010 | | | 19 | 19 | | | AAD = ASCII adjust for divide | 11010101 | 00001010 | | | 15 | 15 | | | CBW = Convert byte to word | 10011000 | | | | 2 | 2 | | | CWD = Convert word to double word | 10011001 | | | | 4 | 4 | | | LOGIC<br>Shift/Rotate Instructions: | | | | | | | | | Register/Memory by 1 | 1101000w | mod TTT r/m | | | 2/15 | 2/15 | | | Register/Memory by CL | 1101001w | mod TTT r/m | | | 5+n/17+n | 5+n/17+n | | | Register/Memory by Count | 1100000w | mod TTT r/m | count | | 5+n/17+n | 5+n/17+n | | | AND = And: | | TTT Instruction 0 0 0 | | | | | | | Reg/memory and register to either | 001000dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate to register/memory | 1000000w | mod 1 0 0 r/m | data | data if w = 1 | 4/16 | 4/16* | | | Immediate to accumulator | 0010010w | data | data if w = 1 | ] | 3/4 | 3/4* | 8/16-bit | | TEST = And function to flags, no result | t: | | | | | | | | Register/memory and register | 1000010w | mod reg r/m | | | 3/10 | 3/10* | | | Immediate data and register/memory | 1111011w | mod 0 0 0 r/m | data | data if w = 1 | 4/10 | 4/10* | | | Immediate data and accumulator | 1010100w | data | data if w = 1 | | 3/4 | 3/4 | 8/16-bit | | OR = Or: | | | | | | | | | Reg/memory and register to either | 000010dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate to register/memory | 100000w | mod 0 0 1 r/m | data | data if w=1 | 4/16 | 4/16* | | | Immediate to accumulator | 0000110w | data | data if w = 1 | | 3/4 | 3/4* | 8/16-bit | #### NOTE: <sup>\*</sup>Clock cycles shown for byte transfers. For word operations, add 4 clock cycles for all memory transfers. Figure 20. Instruction Set Summary (Continued) | Function | | For | rmat | | 80C186EA<br>Clock<br>Cycles | 80C188EA<br>Clock<br>Cycles | Comments | |---------------------------------------------------------|----------------|---------------|-------------|-------------|-----------------------------|-----------------------------|----------| | LOGIC (Continued) XOR = Exclusive or: | | | | | | | | | Reg/memory and register to either | 001100dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate to register/memory | 1000000w | mod 1 1 0 r/m | data | data if w=1 | 4/16 | 4/16* | | | Immediate to accumulator | 0011010w | data | data if w=1 | | 3/4 | 3/4 | 8/16-bit | | NOT = Invert register/memory | 1111011w | mod 0 1 0 r/m | | | 3/10 | 3/10* | | | STRING MANIPULATION | | | | | | | | | MOVS = Move byte/word | 1010010w | | | | 14 | 14* | | | CMPS = Compare byte/word | 1010011w | | | | 22 | 22* | | | SCAS = Scan byte/word | 1010111w | | | | 15 | 15* | | | LODS = Load byte/wd to AL/AX | 1010110w | | | | 12 | 12* | | | STOS = Store byte/wd from AL/AX | 1010101w | | | | 10 | 10* | | | INS = Input byte/wd from DX port | 0110110w | | | | 14 | 14 | | | OUTS = Output byte/wd to DX port | 0110111w | | | | 14 | 14 | | | Repeated by count in CX (REP/REPE/R | EPZ/REPNE/REPN | IZ) | | | | | | | MOVS = Move string | 11110010 | 1010010w | | | 8 + 8n | 8 + 8n* | | | CMPS = Compare string | 1111001z | 1010011w | | | 5 + 22n | 5 + 22n | | | SCAS = Scan string | 1111001z | 1010111w | | | 5 + 15n | 5 + 15n* | | | LODS = Load string | 11110010 | 1010110w | | | 6+11n | 6+11n* | | | STOS = Store string | 11110010 | 1010101w | | | 6+9n | 6+9n* | | | INS = Input string | 11110010 | 0110110w | | | 8+8n | 8+8n* | | | OUTS = Output string | 11110010 | 0110111w | | | 8+8n | 8+8n* | | | CONTROL TRANSFER | | | | | | | | | CALL = Call: | | | | | | | | | Direct within segment | 11101000 | disp-low | disp-high | | 15 | 19 | | | Register/memory indirect within segment | 11111111 | mod 0 1 0 r/m | | | 13/19 | 17/27 | | | | 10011010 | | t afford | 1 | 00 | 31 | | | Direct intersegment | 10011010 | segmen | | | 23 | 31 | | | | | segment | selector | | | | | | Indirect intersegment | 11111111 | mod 0 1 1 r/m | (mod ≠ 11) | | 38 | 54 | | | JMP = Unconditional jump: | | | | | | | | | Short/long | 11101011 | disp-low | | | 14 | 14 | | | Direct within segment | 11101001 | disp-low | disp-high | | 14 | 14 | | | Register/memory indirect within segment | 11111111 | mod 1 0 0 r/m | | | 11/17 | 11/21 | | | Direct intersegment | 11101010 | segmen | t offset | | 14 | 14 | | | | | segment | | | | | | | In diseast internal constant | 444444 | | | • | 60 | | | | Indirect intersegment Shaded areas indicate instruction | 11111111 | mod 1 0 1 r/m | (mod ≠ 11) | | 26 | 34 | | ### NOTE: <sup>\*</sup>Clock cycles shown for byte transfers. For word operations, add 4 clock cycles for all memory transfers. Figure 20. Instruction Set Summary (Continued) | Function | | Format | | | 80C186EA<br>Clock<br>Cycles | 80C188EA<br>Clock<br>Cycles | Comments | |------------------------------------------------------|----------|-------------|-----------|---|-----------------------------|-----------------------------|----------------------| | CONTROL TRANSFER (Continued) RET = Return from CALL: | | | | | - | - | | | Within segment | 11000011 | | | | 16 | 20 | | | Within seg adding immed to SP | 11000010 | data-low | data-high | ] | 18 | 22 | | | Intersegment | 11001011 | | | | 22 | 30 | - | | Intersegment adding immediate to SP | 11001010 | data-low | data-high | ] | 25 | 33 | | | JE/JZ = Jump on equal/zero | 01110100 | disp | | | 4/13 | 4/13 | JMP not | | JL/JNGE = Jump on less/not greater or equal | 01111100 | disp | | | 4/13 | 4/13 | taken/JMP<br>taken | | JLE/JNG = Jump on less or equal/not greater | 01111110 | disp | | | 4/13 | 4/13 | tanon | | JB/JNAE = Jump on below/not above or equal | 01110010 | disp | | | 4/13 | 4/13 | | | JBE/JNA = Jump on below or equal/not above | 01110110 | disp | | | 4/13 | 4/13 | | | JP/JPE = Jump on parity/parity even | 01111010 | disp | | | 4/13 | 4/13 | | | JO = Jump on overflow | 01110000 | disp | | | 4/13 | 4/13 | | | JS = Jump on sign | 01111000 | disp | | | 4/13 | 4/13 | | | JNE/JNZ = Jump on not equal/not zero | 01110101 | disp | | | 4/13 | 4/13 | | | JNL/JGE = Jump on not less/greater or equal | 01111101 | disp | | | 4/13 | 4/13 | | | JNLE/JG = Jump on not less or equal/greater | 01111111 | disp | | | 4/13 | 4/13 | | | JNB/JAE = Jump on not below/above or equal | 01110011 | disp | | | 4/13 | 4/13 | | | JNBE/JA = Jump on not below or equal/above | 01110111 | disp | | | 4/13 | 4/13 | | | JNP/JPO = Jump on not par/par odd | 01111011 | disp | | | 4/13 | 4/13 | | | JNO = Jump on not overflow | 01110001 | disp | | | 4/13 | 4/13 | • | | JNS = Jump on not sign | 01111001 | disp | | | 4/13 | 4/13 | | | JCXZ = Jump on CX zero | 11100011 | disp | | | 5/15 | 5/15 | | | LOOP = Loop CX times | 11100010 | disp | | | 6/16 | 6/16 | LOOP not | | LOOPZ/LOOPE = Loop while zero/equal | 11100001 | disp | | | 6/16 | 6/16 | taken/LOOP<br>taken | | LOOPNZ/LOOPNE = Loop while not zero/equal | 11100000 | disp | | | 6/16 | 6/16 | ianon | | ENTER = Enter Procedure | 11001000 | data-low | data-high | L | | | | | L = 0 | | | | | 15 | 19 | | | L = 1<br>L > 1 | | | | | 25<br>22+16(n-1) | 29<br>26+20(n-1) | | | LEAVE = Leave Procedure | 11001001 | | | | 8 | 8 | | | INT = Interrupt: | | | | | | | | | Type specified | 11001101 | type | | | 47 | 47 | | | Туре 3 | 11001100 | | | | 45 | 45 | if INT. taken/ | | INTO = Interrupt on overflow | 11001110 | | | | 48/4 | 48/4 | if INT. not<br>taken | | IRET = Interrupt return | 11001111 | | | | 28 | 28 | | | BOUND = Detect value out of range | 01100010 | mod reg r/m | | | 33-35 | 33-35 | | #### NOTE <sup>\*</sup>Clock cycles shown for byte transfers. For word operations, add 4 clock cycles for all memory transfers. Figure 20. Instruction Set Summary (Continued) | Function | Format | 80C186EA<br>Clock<br>Cycles | 80C188EA<br>Clock<br>Cycles | Comments | |------------------------|---------------------------------------------|-----------------------------|-----------------------------|-------------| | PROCESSOR CONTROL | | | | | | CLC = Clear carry | 11111000 | 2 | 2 | | | CMC = Complement carry | 11110101 | 2 | 2 | | | STC = Set carry | 11111001 | 2 | 2 | | | CLD = Clear direction | 11111100 | 2 | 2 | | | STD = Set direction | 11111101 | 2 | 2 | | | CLI = Clear interrupt | 11111010 | 2 | 2 | | | STI = Set interrupt | 11111011 | 2 | 2 | | | HLT = Halt | 11110100 | 2 | 2 | | | WAIT = Wait | 10011011 | 6 | 6 | if TEST = 0 | | LOCK = Bus lock prefix | 11110000 | 2 | 2 | | | NOP = No Operation | 10010000 | 3 | 3 | | | | (TTT LLL are opcode to processor extension) | | | | #### NOTE \*Clock cycles shown for byte transfers. For word operations, add 4 clock cycles for all memory transfers. The Effective Address (EA) of the memory operand is computed according to the mod and r/m fields: if mod = 11 then r/m is treated as a REG field if mod = 00 then DISP = 0\*, disp-low and disp- if mod = high are absent 01 then DISP = disp-low sign-extended to 16-bits, disp-high is absent if mod = 10 then DISP = disp-high: disp-low if r/m = 000 then EA = (BX) + (SI) + DISP $\begin{array}{lll} \text{if } r/m & = & 000 \text{ then EA} = (BX) + (SI) + DISP \\ \text{if } r/m & = & 001 \text{ then EA} = (BX) + (DI) + DISP \\ \text{if } r/m & = & 010 \text{ then EA} = (BP) + (SI) + DISP \\ \text{if } r/m & = & 011 \text{ then EA} = (BP) + (DI) + DISP \\ \text{if } r/m & = & 100 \text{ then EA} = (SI) + DISP \\ \end{array}$ $\begin{array}{lcl} \text{if r/m} & = & 101 \text{ then EA} = (DI) + \text{DISP} \\ \text{if r/m} & = & 110 \text{ then EA} = (BP) + \text{DISP}^* \\ \text{if r/m} & = & 111 \text{ then EA} = (BX) + \text{DISP} \end{array}$ DISP follows 2nd byte of instruction (before data if required) \*except if mod = 00 and r/m = 110 then EA = disp-high: disp-low. EA calculation time is 4 clock cycles for all modes, and is included in the execution times given whenever appropriate. ### **Segment Override Prefix** | 0 0 | 1 | reg | 1 | 1 | 0 | |-----|---|-----|---|---|---| |-----|---|-----|---|---|---| reg is assigned according to the following: | | Segment | |-----|----------| | reg | Register | | 00 | ES | | 01 | CS | | 10 | SS | | 11 | DS | REG is assigned according to the following table: | 16-Bit (w = 1) | 8-Bit (w = 0 | |----------------|--------------| | 000 AX | 000 AL | | 001 CX | 001 CL | | 010 DX | 010 DL | | 011 BX | 011 BL | | 100 SP | 100 AH | | 101 BP | 101 CH | | 110 SI | 110 DH | | 111 DI | 111 BH | The physical addresses of all operands addressed by the BP register are computed using the SS segment register. The physical addresses of the destination operands of the string primitive operations (those addressed by the DI register) are computed using the ES segment, which may not be overridden. ### 16.0 REVISION HISTORY Intel 80C186EA/80L186EA devices are marked with a 9-character alphanumeric Intel FPO number underneath the product number. This data sheet update is valid for devices with an "A", "B", "C", "D", or "E" as the ninth character in the FPO number, as illustrated in Figure 3 for the 68-lead PLCC package, and as also illustrated in diagrams of the 84-lead QFP (EIAJ) package and of the 80-lead SQFP device in previous revisions of this datasheet. Such devices may also be identified by reading a value of 01H, 02H, 03H from the STEPID register. This data sheet replaces the following data sheets: - 272019-002—80C186EA - 272020-002—80C188EA - 272021-002—80L186EA - 272022-002—80L188EA - 272307-001—SB80C186EA/SB80L186EA - 272308-001—SB80C188EA/SB80L188EA ### 17.0 ERRATA An 80C186EA/80L186EA with a STEPID value of 01H or 02H has the following known errata. A device with a STEPID of 01H or 02H can be visually identified by noting the presence of an "A," "B", or "C" alpha character, next to the FPO number. The FPO number location is shown in Figure 3. 1. An internal condition with the interrupt controller can cause no acknowledge cycle on the INTA1 line in response to INT1. This errata only occurs when Interrupt 1 is configured in cascade mode and a higher priority interrupt exists. This errata will not occur consistantly, it is dependent on interrupt timing. An 80C186EA/80L186EA with a STEPID value of 03H has no known errata. A device with a STEPID of 03H can be visually identified by noting the presence of a "D" or "E" alpha character next to the FPO number. The FPO number location is shown in Figure 3.