### PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES MAY 6, 2017

# GENERAL DESCRIPTION

The 843002I is a 2 output LVPECL synthesizer optimized to generate Fibre Channel reference clock frequencies and is a member of thefamily of high performance clock solutions from IDT. Using a 26.5625MHz, 18pF parallel resonant crystal, the following frequencies can be generated based on the 2 frequency select pins (F\_SEL[1:0]): 212.5MHz, 187.5MHz, 159.375MHz, 106.25MHz, and 53.125MHz. The 843002I uses IDT's FemtoClock™ low phase noise VCO technology and can achieve 1ps or lower typical rms phase jitter, easily meeting Fibre Channel jitter requirements. The 843002I is packaged in a small 20-pin TSSOP package.

### **F**EATURES

- Two 3.3V or 2.5V LVPECL outputs
- Selectable crystal oscillator interface or LVCMOS/LVTTL single-ended input
- Supports the following output frequencies: 212.5MHz, 187.5MHz, 159.375MHz, 106.25MHz and 53.125MHz
- VCO range: 560MHz 680MHz
- RMS phase jitter @212.5MHz (2.55MHz 20MHz): 0.50ps (typical)
- Full 3.3V or 2.5V supply modes
- -40°C to 85°C ambient operating temperature
- Available in lead-free RoHS compliant package
- For functional replacement part use 8T49N242

### FREQUENCY SELECT FUNCTION TABLE

|                 | Inputs |        |                    |                    |                      |                    |  |  |
|-----------------|--------|--------|--------------------|--------------------|----------------------|--------------------|--|--|
| Input Frequency | F_SEL1 | F_SEL0 | M Divider<br>Value | N Divider<br>Value | M/N<br>Divider Value | Frequency<br>(MHz) |  |  |
| 26.5625         | 0      | 0      | 24                 | 3                  | 8                    | 212.5              |  |  |
| 26.5625         | 0      | 1      | 24                 | 4                  | 6                    | 159.375            |  |  |
| 26.5625         | 1      | 0      | 24                 | 6                  | 4                    | 106.25             |  |  |
| 26.5625         | 1      | 1      | 24                 | 12                 | 2                    | 53.125             |  |  |
| 23.4375         | 0      | 0      | 24                 | 3                  | 8                    | 187.5              |  |  |

### PIN ASSIGNMENT



# **BLOCK DIAGRAM**



### 843002I 20-Lead TSSOP 6.5mm x 4.4mm x 0.92mm package body G Package Top View



TABLE 1. PIN DESCRIPTIONS

| Number | Name                 | Ty     | /ре      | Description                                                                                                                                                                                                                                                 |
|--------|----------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 7   | nc                   | Unused |          | No connect.                                                                                                                                                                                                                                                 |
| 2, 20  | V <sub>cco</sub>     | Power  |          | Output supply pins.                                                                                                                                                                                                                                         |
| 3, 4   | Q0, nQ0              | Ouput  |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                          |
| 5      | MR                   | Input  | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. |
| 6      | nPLL_SEL             | Input  | Pulldown | Determines whether synthesizer is in PLL or bypass mode. LVCMOS/LVTTL interface levels.                                                                                                                                                                     |
| 8      | V <sub>CCA</sub>     | Power  |          | Analog supply pin.                                                                                                                                                                                                                                          |
| 9, 11  | F_SEL0,<br>F_SEL1    | Input  | Pulldown | Frequency select pins. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                       |
| 10, 16 | V <sub>cc</sub>      | Power  |          | Core supply pin.                                                                                                                                                                                                                                            |
| 12, 13 | XTAL_OUT,<br>XTAL_IN | Input  |          | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input.                                                                                                                                                                          |
| 14     | REF_CLK              | Input  | Pulldown | LVCMOS/LVTTL reference clock input.                                                                                                                                                                                                                         |
| 15     | nXTAL_SEL            | Input  | Pulldown | Selects between crystal or REF_CLK inputs as the the PLL Reference source. Selects XTAL inputs when LOW. Selects REF_CLK when HIGH. LVCMOS/LVTTL interface levels.                                                                                          |
| 17     | $V_{EE}$             | Power  |          | Negative supply pins.                                                                                                                                                                                                                                       |
| 18, 19 | nQ1, Q1              | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                          |

NOTE: refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |



### **ABSOLUTE MAXIMUM RATINGS**

Supply Voltage, V<sub>CC</sub> 4.6V

Inputs,  $V_{I}$  -0.5V to  $V_{CC}$  + 0.5V

Outputs,  $I_{\odot}$ 

Continuous Current 50mA Surge Current 100mA

Package Thermal Impedance,  $\theta_{JA}$  73.2°C/W (0 Ifpm) Storage Temperature,  $T_{STG}$  -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 3A. Power Supply DC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 10\%$ , Ta = -40°C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>  | Core Supply Voltage   |                 | 2.97    | 3.3     | 3.63    | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                 | 2.97    | 3.3     | 3.63    | V     |
| V <sub>cco</sub> | Output Supply Voltage |                 | 2.97    | 3.3     | 3.63    | V     |
| I <sub>EE</sub>  | Power Supply Current  |                 |         |         | 130     | mA    |
| I <sub>CCA</sub> | Analog Supply Current |                 |         |         | 13      | mA    |

Table 3B. Power Supply DC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>  | Core Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| V <sub>cco</sub> | Output Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>EE</sub>  | Power Supply Current  |                 |         |         | 115     | mA    |
| I <sub>CCA</sub> | Analog Supply Current |                 |         |         | 12      | mA    |

Table 3C. LVCMOS / LVTTL DC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 10\%$  or  $2.5V \pm 5\%$ , Ta = -40°C to  $85^{\circ}$ C

| Symbol          | Parameter             |                                                        | Test Conditions                                       | Minimum | Typical | Maximum               | Units |
|-----------------|-----------------------|--------------------------------------------------------|-------------------------------------------------------|---------|---------|-----------------------|-------|
| \/              | Input High Voltage    |                                                        | V <sub>CC</sub> = 3.3V                                | 2       |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IH</sub> |                       | aye                                                    | V <sub>CC</sub> = 2.5V                                | 1.7     |         | V <sub>CC</sub> + 0.3 | V     |
| \ <u>\</u>      | Input Low Volt        | 200                                                    | $V_{CC} = 3.3V$                                       | -0.3    |         | 0.8                   | V     |
| V IL            | Input Low Voltage     |                                                        | V <sub>CC</sub> = 2.5V                                | -0.3    |         | 0.7                   | V     |
| I <sub>IH</sub> | Input<br>High Current | REF_CLK, MR,<br>F_SEL0, F_SEL1,<br>nPLL_SEL, nXTAL_SEL | $V_{c}C = V_{IN} = 3.63V \text{ or } 2.625V$          |         |         | 150                   | μΑ    |
| I <sub>IL</sub> | Input<br>Low Current  | REF_CLK, MR,<br>F_SEL0, F_SEL1,<br>nPLL_SEL, nXTAL_SEL | $V_{CC} = 3.63V \text{ or } 2.625V,$<br>$V_{IN} = 0V$ | -150    |         |                       | μА    |



**Table 3D. LVPECL DC Characteristics,**  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 10\%$  or  $2.5V \pm 5\%$ , Ta =  $-40^{\circ}$ C to  $85^{\circ}$ C

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| $V_{OH}$           | Output High Voltage; NOTE 1       |                 | V <sub>cco</sub> - 1.4 |         | V <sub>cco</sub> - 0.9 | V     |
| $V_{OL}$           | Output Low Voltage; NOTE 1        |                 | V <sub>cco</sub> - 2.0 |         | V <sub>cco</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 1.0                    | V     |

NOTE 1: Outputs terminated with 50  $\!\Omega$  to V  $_{\!\scriptscriptstyle CCO}$  - 2V.

TABLE 4. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum     | Typical | Maximum | Units |
|------------------------------------|-----------------|-------------|---------|---------|-------|
| Mode of Oscillation                |                 | Fundamental |         |         |       |
| Frequency                          |                 | 23.33       | 26.5625 | 28.33   | MHz   |
| Equivalent Series Resistance (ESR) |                 |             |         | 50      | Ω     |
| Shunt Capacitance                  |                 |             |         | 7       | pF    |
| Drive Level                        |                 |             |         | 1       | mW    |

NOTE: Characterized using an 18pF parallel resonant crystal.

Table 5A. AC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 10\%$ , Ta = -40°C to 85°C

| Symbol                          | Parameter                  | Test Conditions                | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------|--------------------------------|---------|---------|---------|-------|
|                                 |                            | F_SEL[1:0] = 00                | 186.67  |         | 226.67  | MHz   |
| f .                             | Output Frequency           | F_SEL[1:0] = 01                | 140     |         | 170     | MHz   |
| OUT                             | Output Frequency           | F_SEL[1:0] = 10                | 93.33   |         | 113.33  | MHz   |
|                                 |                            | F_SEL[1:0] =11                 | 46.67   |         | 56.67   | MHz   |
| tsk(o)                          | Output Skew; NOTE 1, 2     |                                |         |         | 30      | ps    |
|                                 |                            | 212.5MHz, (2.55MHz - 20MHz)    |         | 0.50    |         | ps    |
| +::+/ <i>(</i> X)               | RMS Phase Jitter (Random); | 159.375MHz, (1.875MHz - 20MHz) |         | 0.54    |         | ps    |
| tjit(Ø)                         | NOTE 3                     | 106.25MHz, (637kHz - 5MHz)     |         | 0.68    |         | ps    |
|                                 |                            | 53.125MHz, (637kHz - 5MHz)     |         | 0.70    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time      | 20% to 80%                     | 350     |         | 650     | ps    |
|                                 | Output Duty Cycle          | F_SEL[1:0] ≠ 00                | 49      |         | 51      | %     |
| odc                             | Output Duty Cycle          | F_SEL[1:0] = 00                | 43      |         | 57      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at the output differential cross points.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Measured using crystal input.



Table 5B. AC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol                          | Parameter                  | Test Conditions                | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------|--------------------------------|---------|---------|---------|-------|
|                                 |                            | F_SEL[1:0] = 00                | 186.67  |         | 226.67  | MHz   |
| f                               | Output Frequency           | F_SEL[1:0] = 01                | 140     |         | 170     | MHz   |
| OUT                             | Output Frequency           | F_SEL[1:0] = 10                | 93.33   |         | 113.33  | MHz   |
|                                 |                            | F_SEL[1:0] =11                 | 46.67   |         | 56.67   | MHz   |
| tsk(o)                          | Output Skew; NOTE 1, 2     |                                |         |         | 30      | ps    |
|                                 | RMS Phase Jitter (Random); | 212.5MHz, (2.55MHz - 20MHz)    |         | 0.50    |         | ps    |
| +;;+(Ø)                         |                            | 159.375MHz, (1.875MHz - 20MHz) |         | 0.55    |         | ps    |
| tjit(Ø)                         | NOTE 3                     | 106.25MHz, (637kHz - 5MHz)     |         | 0.75    |         | ps    |
|                                 |                            | 53.125MHz, (637kHz - 5MHz)     |         | 0.76    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time      | 20% to 80%                     | 350     |         | 650     | ps    |
|                                 | Output Duty Cycle          | F_SEL[1:0] ≠ 00                | 49      |         | 51      | %     |
| odc                             | Output Duty Cycle          | F_SEL[1:0] = 00                | 43      |         | 57      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at the output differential cross points.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Measured using crystal input.







# PARAMETER MEASUREMENT INFORMATION



# $Z = 50\Omega$ $Z = 50\Omega$

### 3.3V CORE/3.3V OUTPUT LOAD AC TEST CIRCUIT

2.5V CORE/2.5V OUTPUT LOAD AC TEST CIRCUIT





### **OUTPUT SKEW**

### PROPAGATION DELAY





### **RMS PHASE JITTER**

OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD



### OUTPUT RISE/FALL TIME



# **APPLICATION INFORMATION**

### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The 843002l provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\rm CC},\,V_{\rm CCA},\,$  and  $V_{\rm CCO}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a  $10\Omega$  resistor along with a  $10\mu F$  and a  $.01\mu F$  bypass capacitor should be connected to each  $V_{\rm CCA}$ .



FIGURE 1. POWER SUPPLY FILTERING

# RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

### INPUTS:

### CRYSTAL INPUTS

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a 1k $\Omega$  resistor can be tied from XTAL\_IN to ground.

### REF\_CLK INPUT

For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the REF\_CLK to ground.

### LVCMOS CONTROL PINS

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### **OUTPUTS:**

### LVPECL OUTPUTS

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.



### CRYSTAL INPUT INTERFACE

The 843002l has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 2* below were de-

termined using a 26.5625MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error.



FIGURE 2. CRYSTAL INPUT INTERFACE

### LVCMOS TO XTAL INTERFACE

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 3*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS signals, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals

the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega.$  This can also be accomplished by removing R1 and making R2  $50\Omega.$  By overdriving the crystal oscillator, the device will be functional, but note the device performance is guaranteed by using a quartz crystal.



FIGURE 3. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE



### **TERMINATION FOR 3.3V LVPECL OUTPUTS**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 4A. LVPECL OUTPUT TERMINATION



FIGURE 4B. LVPECL OUTPUT TERMINATION



### **TERMINATION FOR 2.5V LVPECL OUTPUTS**

Figure 5A and Figure 5B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{\rm CC}$  - 2V. For  $V_{\rm CCO}$  = 2.5V, the  $V_{\rm CCO}$  - 2V is very close to ground

Zo = 50 Ohm

Zo = 50 Ohm

Zo = 50 Ohm

Zo = 50 Ohm

R1

R3

250

R2

R4

62.5

R4

62.5

FIGURE 5A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 5C. 2.5V LVPECL TERMINATION EXAMPLE

level. The R3 in Figure 5B can be eliminated and the termination is shown in *Figure 5C*.



FIGURE 5B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



### LAYOUT GUIDELINE

Figure 6A shows a schematic example of the 843002I. An example of LVEPCL termination is shown in this schematic. Additional LVPECL termination approaches are shown in the LVPECL Termination Application Note. In this example, an 18pF parallel resonant 26.5625MHz

crystal is used. The C1=27pF and C2=33pF are recommended for frequency accuracy. For different board layout, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy.



FIGURE 6A. 843002I SCHEMATIC EXAMPLE

### PC BOARD LAYOUT EXAMPLE

Figure 6B shows an example of 843002I P.C. board layout. The crystal X1 footprint shown in this example allows installation of either surface mount HC49S or through-hole HC49 package. The footprints of other components in this example are listed in the *Table 6*. There

should be at least one decoupling capacitor per power pin. The decoupling capacitors should be located as close as possible to the power pins. The layout assumes that the board has clean analog power ground plane.



FIGURE 6B. 843002I PC BOARD LAYOUT EXAMPLE

TABLE 6. FOOTPRINT TABLE

| Reference          | Size |
|--------------------|------|
| C1, C2             | 0402 |
| C3                 | 0805 |
| C4, C5, C6, C7, C8 | 0603 |
| R2                 | 0603 |

NOTE: Table 6, lists component sizes shown in this layout example.



# POWER CONSIDERATIONS

This section provides information on power dissipation and junction temperature for the 843002I. Equations and example calculations are also provided.

### 1. Power Dissipation.

The total power dissipation for the 843002l is the sum of the core power plus the power dissipated in the load(s).

The following is the power dissipation for  $V_{cc} = 3.3V + 10\% = 3.63V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.63V \* 130mA = 471.9mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 2 \* 30mW = 60mW

Total Power  $_{MAX}$  (3.63V, with all outputs switching) = 471.9mW + 60mW = 531.9mW

### 2. Junction Temperature.

Junction temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS<sup>™</sup> devices is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + TA

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is  $66.6^{\circ}$ C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.532\text{W} * 66.6^{\circ}\text{C/W} = 120.4^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (multi-layer).

Table 7. Thermal Resistance  $\theta_{JA}$  for 20-pin TSSOP, Forced Convection

### θJA by Velocity (Linear Feet per Minute)

0200500Single-Layer PCB, JEDEC Standard Test Boards114.5°C/W98.0°C/W88.0°C/WMulti-Layer PCB, JEDEC Standard Test Boards73.2°C/W66.6°C/W63.5°C/W

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.



### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pairs.

LVPECL output driver circuit and termination are shown in Figure 7.



FIGURE 7. LVPECL DRIVER CIRCUIT AND TERMINATION

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{cco}$ – 2V.

• For logic high, 
$$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$$

$$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$

• For logic low, 
$$V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.7V$$

$$(V_{CCO\ MAX} - V_{OL\ MAX}) = 1.7V$$

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_L] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_L] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = \textbf{19.8mW}$$

$$Pd\_L = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_L] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_L] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW



# RELIABILITY INFORMATION

Table 8.  $\theta_{\text{JA}} \text{vs. Air Flow Table for 20 Lead TSSOP}$ 

## $\theta_{JA}$ by Velocity (Linear Feet per Minute)

0200500Single-Layer PCB, JEDEC Standard Test Boards114.5°C/W98.0°C/W88.0°C/WMulti-Layer PCB, JEDEC Standard Test Boards73.2°C/W66.6°C/W63.5°C/W

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

### TRANSISTOR COUNT

The transistor count for 843002l is: 2578

# PACKAGE OUTLINE AND DIMENSIONS

PACKAGE OUTLINE - G SUFFIX FOR 20 LEAD TSSOP



TABLE 9. PACKAGE DIMENSIONS

| SYMBOL  | Millimeters |       |  |  |
|---------|-------------|-------|--|--|
| STWIBOL | MIN         | MAX   |  |  |
| N       | 2           | 0     |  |  |
| Α       |             | 1.20  |  |  |
| A1      | 0.05        | 0.15  |  |  |
| A2      | 0.80        | 1.05  |  |  |
| b       | 0.19        | 0.30  |  |  |
| С       | 0.09        | 0.20  |  |  |
| D       | 6.40        | 6.60  |  |  |
| Е       | 6.40 E      | BASIC |  |  |
| E1      | 4.30        | 4.50  |  |  |
| е       | 0.65 E      | BASIC |  |  |
| L       | 0.45        | 0.75  |  |  |
| α       | 0°          | 8°    |  |  |
| aaa     |             | 0.10  |  |  |

Reference Document: JEDEC Publication 95, MO-153



# TABLE 10. ORDERING INFORMATION

| Part/Order Number | Marking      | Package                   | Shipping Packaging | Temperature    |
|-------------------|--------------|---------------------------|--------------------|----------------|
| 843002AGILF       | ICS843002AIL | 20 lead "Lead Free" TSSOP | Tube               | -40°C to +85°C |
| 843002AGILFT      | ICS843002AIL | 20 lead "Lead Free" TSSOP | Tape and Reel      | -40°C to +85°C |



| Rev Table Page |    | Page                                                                                   | Description of Change                                             |   |  |
|----------------|----|----------------------------------------------------------------------------------------|-------------------------------------------------------------------|---|--|
| A T10          |    |                                                                                        | Changed the format of the datasheet to the new IDT header/footer. |   |  |
|                | 9  | Added LVCMOS to Crystal Interface section.                                             | 6/24/09                                                           |   |  |
|                | 16 | Ordering Information Table - corrected Lead-Free marking.                              |                                                                   |   |  |
| A T10          | 1  | Correctly positioned "pulldown" labels of block diagram.                               | 9/11/09                                                           |   |  |
|                | 8  | Removed last sentence in paragraph of Power Supply Filtering Techniques.               |                                                                   |   |  |
|                | 13 | Updated first paragraph under Junction Temperature.                                    | 9/11/09                                                           |   |  |
|                | 16 | Ordering information - removed the F marking for the LF part number.                   |                                                                   |   |  |
| T10            |    |                                                                                        | Removed ICS from part numbers were needed.                        |   |  |
|                | 1  | General Description - removed Hiperclocks Chip and Hiperclocks name.                   |                                                                   |   |  |
|                | 1  | Features Section - removed reference to lead free part.                                | 1/15/16                                                           |   |  |
|                | 16 | Ordering Information - removed quantity in tape and reel and removed LF note below the |                                                                   |   |  |
|                |    | table.                                                                                 |                                                                   |   |  |
|                |    |                                                                                        | Updated data sheet header and footer.                             | i |  |
| A              |    | Product Discontinuation Notice - Last time buy expires May 6, 2017.                    | E/06/16                                                           |   |  |
|                |    | PDN CQ-16-01                                                                           | 5/26/16                                                           |   |  |



### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/