# National Semiconductor is now part of Texas Instruments. Search <a href="http://www.ti.com/">http://www.ti.com/</a> for the latest technical information and details on our current products and services. ### SM74104 ## **High Voltage Half-Bridge Gate Driver with Adaptive Delay** ## **General Description** The SM74104 High Voltage Gate Driver is designed to drive both the high side and the low side N-Channel MOSFETs in a synchronous buck configuration. The floating high-side driver is capable of working with supply voltages up to 100V. The high side and low side gate drivers are controlled from a single input. Each change in state is controlled in an adaptive manner to prevent shoot-through issues. In addition to the adaptive transition timing, an additional delay time can be added. proportional to an external setting resistor. An integrated high voltage diode is provided to charge the high side gate drive bootstrap capacitor. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high side gate driver. Under-voltage lockout is provided on both the low side and the high side power rails. This device is available in the standard SOIC-8 pin and the LLP-10 pin packages. #### **Features** - Renewable Energy Grade - Drives both a high side and low side N-channel MOSFET - Adaptive rising and falling edges with programmable additional delay - Single input control - Bootstrap supply voltage range up to 118V DC - Fast turn-off propagation delay (25 ns typical) - Drives 1000 pF loads with 15 ns rise and fall times - Supply rail under-voltage lockout ### Typical Applications - Current Fed Push-Pull Power Converters - High Voltage Buck Regulators - Active Clamp Forward Power Converters - Half and Full Bridge Converters ### **Package** - LLP-10 (4 mm x 4 mm) - SOIC-8 ## **Simplified Block Diagram** ## **Connection Diagrams** 10-Lead LLP See NS Package Number SDC10A ## **Ordering Information** | Ordering Number | Package Type | Package Marking | NSC Package<br>Drawing | Supplied As | |-----------------|--------------|-----------------|------------------------|-----------------------------| | SM74104SD | | | | 1000 Units in Tape and Reel | | SM74104SDE | LLP-10 | S74104 | SDC10A | 250 Units in Tape & Reel | | SM74104SDX | | | | 4500 Units in Tape & Reel | | SM74014MA | | | | 95 Units in Rail | | SM74104MAE | SOIC-8 | S74104 | M08A | 250 Units in Tape & Reel | | SM74104 MAX | | | | 2500 Units in Tape & Reel | ## **Pin Descriptions** | Pin | | Name | Description | Application Information | | | | |--------|--------|------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | SOIC-8 | LLP-10 | Name Description | | Application Information | | | | | 1 | 1 | V <sub>DD</sub> | Positive gate drive supply | Locally decouple to $V_{\rm SS}$ using low ESR/ESL capacitor, located as close to IC as possible. | | | | | 2 | 2 | НВ | High side gate driver bootstrap rail | Connect the positive terminal of bootstrap capacitor to the HB pin and connect negative terminal to HS. The Bootstrap capacitor should be placed as close to IC as possible. | | | | | 3 | 3 | НО | High side gate driver output | Connect to gate of high side MOSFET with short low inductance path. | | | | | 4 | 4 | HS | High side MOSFET source connection | Connect to bootstrap capacitor negative terminal and source of high side MOSFET. | | | | | 5 | 7 | RT | Deadtime programming pin | Resistor from RT to ground programs the deadtime between high and low side transitions. The resistor should be located close to the IC to minimize noise coupling from adjacent traces. | | | | | 6 | 8 | IN | Control input | Logic 1 equals High Side ON and Low Side OFF. Logic 0 equals High Side OFF and Low Side ON. | | | | | 7 | 9 | V <sub>SS</sub> | Ground return | All signals are referenced to this ground. | | | | | 8 | 10 | LO | Low side gate driver output | Connect to the gate of the low side MOSFET with a short low inductance path. | | | | Note: For LLP-10 package, it is recommended that the exposed pad on the bottom of the SM74104 be soldered to ground plane on the PC board, and the ground plane should extend out from beneath the IC to help dissipate the heat. Pins 5 and 6 have no connection. ## **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. # **Recommended Operating Conditions** $V_{DD}$ +9V to +14V HS -1V to 100V HB $V_{HS}$ +8V to $V_{HS}$ + 14V HS Slew Rate <50V/ns Junction Temperature $-40^{\circ}C$ to +125 $^{\circ}C$ **Electrical Characteristics** Specifications in standard typeface are for $T_J = +25$ °C, and those in **boldface type** apply over the full **operating junction temperature range**. Unless otherwise specified, $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , RT = 100kΩ. No Load on LO or HO. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|-------------------------------------------------|------------------------------|------|------|------|-------| | SUPPLY CU | JRRENTS | | | | | | | I <sub>DD</sub> | V <sub>DD</sub> Quiescent Current | LI = HI = 0V | | 0.4 | 0.6 | mA | | DDO | V <sub>DD</sub> Operating Current | f = 500 kHz | | 1.9 | 3 | mA | | НВ | Total HB Quiescent Current | LI = HI = 0V | | 0.06 | 0.2 | mA | | НВО | Total HB Operating Current | f = 500 kHz | | 1.3 | 3 | mA | | HBS | HB to V <sub>SS</sub> Current, Quiescent | $V_{HS} = V_{HB} = 100V$ | | 0.05 | 10 | μΑ | | HBSO | HB to V <sub>SS</sub> Current, Operating | f = 500 kHz | | 0.08 | | mA | | NPUT PINS | | · | | • | | | | V <sub>IL</sub> | Low Level Input Voltage Threshold | | 0.8 | 1.8 | | V | | V <sub>IH</sub> | High Level Input Voltage Threshold | | | 1.8 | 2.2 | V | | ٦ <sub>۱</sub> | Input Pulldown Resistance | | 100 | 200 | 500 | kΩ | | TIME DELA | Y CONTROLS | | | , | | | | / <sub>RT</sub> | Nominal Voltage at RT | | 2.7 | 3 | 3.3 | V | | RT | RT Pin Current Limit | RT = 0V | 0.75 | 1.5 | 2.25 | mA | | D1 | Delay Timer, RT = 10 k $\Omega$ | | 58 | 90 | 130 | ns | | $\Gamma_{D2}$ | Delay Timer, RT = 100 kΩ | | 140 | 200 | 270 | ns | | JNDER VOI | LTAGE PROTECTION | | | | | | | / <sub>DDR</sub> | V <sub>DD</sub> Rising Threshold | | 6.0 | 6.9 | 7.4 | V | | / <sub>DDH</sub> | V <sub>DD</sub> Threshold Hysteresis | | | 0.5 | | V | | / <sub>HBR</sub> | HB Rising Threshold | | 5.7 | 6.6 | 7.1 | V | | / <sub>HBH</sub> | HB Threshold Hysteresis | | | 0.4 | | V | | BOOT STRA | AP DIODE | • | | , | | | | / <sub>DL</sub> | Low-Current Forward Voltage | I <sub>VDD-HB</sub> = 100 μA | | 0.60 | 0.9 | V | | / <sub>DH</sub> | High-Current Forward Voltage | I <sub>VDD-HB</sub> = 100 mA | | 0.85 | 1.1 | V | | $R_D$ | Dynamic Resistance I <sub>VDD-HB</sub> = 100 mA | | | 0.8 | 1.5 | Ω | | O GATE D | RIVER | • | | , | | • | | V <sub>OLL</sub> | Low-Level Output Voltage | I <sub>LO</sub> = 100 mA | | 0.25 | 0.4 | V | | / <sub>OHL</sub> | High-Level Output Voltage | I <sub>LO</sub> = -100 mA | | 0.35 | 0.55 | V | | | | $V_{OHL} = V_{DD} - V_{LO}$ | | 0.35 | 0.55 | v | | OHL | Peak Pullup Current | $V_{LO} = 0V$ | | 1.6 | | Α | | OLL | Peak Pulldown Current | V <sub>LO</sub> = 12V | | 1.8 | | Α | | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|---------------------------|---------------------------------------------------------|-----|------|------|-------| | HO GATE D | PRIVER | • | • | | | | | V <sub>OLH</sub> | Low-Level Output Voltage | I <sub>HO</sub> = 100 mA | | 0.25 | 0.4 | V | | V <sub>OHH</sub> | High-Level Output Voltage | $I_{HO} = -100 \text{ mA},$ $V_{OHH} = V_{HB} - V_{HO}$ | | 0.35 | 0.55 | V | | I <sub>ОНН</sub> | Peak Pullup Current | V <sub>HO</sub> = 0V | | 1.6 | | А | | I <sub>OLH</sub> | Peak Pulldown Current | V <sub>HO</sub> = 12V | | 1.8 | | А | | THERMAL | RESISTANCE | • | | | | | | $\theta_{JA}$ | Junction to Ambient | SOIC-8 | | 170 | | °C/W | | | | LLP-10 ( <i>Note 3</i> ) | | 40 | | | **Switching Characteristics** Specifications in standard typeface are for $T_J = +25$ °C, and those in **boldface type** apply over the full **operating junction temperature range**. Unless otherwise specified, $V_{DD} = V_{HB} = 12$ V, $V_{SS} = V_{HS} = 0$ V, No Load on LO or HO . | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------------------------|-------------------------------------------------------------|-------------------------------------------------|-----|-----|-----|-------| | t <sub>LPHL</sub> | Lower Turn-Off Propagation Delay (IN Rising to LO Falling) | | | 25 | 56 | ns | | t <sub>HPHL</sub> | Upper Turn-Off Propagation Delay (IN Falling to HO Falling) | | | 25 | 56 | ns | | t <sub>RC</sub> , t <sub>FC</sub> | Either Output Rise/Fall Time | C <sub>L</sub> = 1000 pF | | 15 | | ns | | t <sub>R</sub> , t <sub>F</sub> | Either Output Rise/Fall Time<br>(3V to 9V) | C <sub>L</sub> = 0.1 μF | | 0.6 | | μs | | t <sub>BS</sub> | Bootstrap Diode Turn-Off Time | I <sub>F</sub> = 20 mA, I <sub>R</sub> = 200 mA | | 50 | | ns | **Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables. Note 2: The human body model is a 100 pF capacitor discharged through a 1.5kΩ resistor into each pin. 2 kV for all pins except Pin 2, Pin 3 and Pin 4 which are rated at 500V. **Note 3:** 4 layer board with Cu finished thickness 1.5/1/1/1.5 oz. Maximum die size used. 5x body length of Cu trace on PCB top. 50 x 50mm ground and power planes embedded in PCB. See Application Note AN-1187. Note 4: Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate National's Average Outgoing Quality Level (AOQL). Note 5: The $\theta_{JA}$ is not a given constant for the package and depends on the printed circuit board design and the operating environment. ## **Typical Performance Characteristics** #### **Quiescent Current vs Supply Voltage** #### **Operating Current vs Temperature** **HO & LO Peak Output Current vs Output Voltage** 30160018 #### **Diode Forward Voltage** 30160016 ### **Undervoltage Rising Threshold vs Temperature** 30160020 #### LO & HO Gate Drive—Low Level Output Voltage vs Temperature 30160022 7 #### **Undervoltage Threshold Hysteresis vs Temperature** 30160019 #### LO & HO Gate Drive—High Level Output Voltage vs Temperature 30160021 #### **Turn Off Propagation Delay vs Temperature** 30160023 #### Timing vs Temperature RT = 10K 30160015 30160014 #### Turn On Delay vs RT Resistor Value Timing vs Temperature RT = 100K 30160024 ## **SM74104 Waveforms** FIGURE 1. Application Timing Waveforms ## **Operational Description** #### ADAPTIVE SHOOT-THROUGH PROTECTION SM74104 is a high voltage, high speed dual output driver designed to drive top and bottom MOSFET's connected in synchronous buck or half-bridge configuration, from one externally provided PWM signal. SM74104 features adaptive delay to prevent shoot-through current through top and bottom MOSFETs during switching transitions. Referring to the timing diagram Figure 1, the rising edge of the PWM input (IN) turns off the bottom MOSFET (LO) after a short propagation delay (t<sub>p</sub>). An adaptive circuit in the SM74104 monitors the bottom gate voltage (LO) and triggers a programmable delay generator when the LO pin falls below an internally set threshold (≈ Vdd/2). The gate drive of the upper MOSFET (HO) is disabled until the deadtime expires. The upper gate is enabled after the TIMER delay (tp+TBT) , and the upper MOS-FET turns-on. The additional delay of the timer prevents lower and upper MOSFETs from conducting simultaneously, thereby preventing shoot-through. A falling transition on the PWM signal (IN) initiates the turn-off of the upper MOSFET and turn-on of the lower MOSFET. A short propagation delay ( $t_p$ ) is encountered before the upper gate voltage begins to fall. Again, the adaptive shoothrough circuitry and the programmable deadtime TIMER delays the lower gate turn-on time. The upper MOSFET gate voltage is monitored and the deadtime delay generator is triggered when the upper MOSFET gate voltage with respect to ground drops below an internally set threshold ( $\approx$ Vdd/2). The lower gate drive is momentarily disabled by the timer and turns on the lower MOSFET after the deadtime delay expires ( $t_p$ + $T_{RT}$ ). The RT pin is biased at 3V and current limited to 1mA. It is designed to accommodate a resistor between 5K and 100K, resulting in an effective dead-time proportional to RT and ranging from 90ns to 200ns. RT values below 5K will saturate the timer and are not recommended. ### Startup and UVLO Both top and bottom drivers include under-voltage lockout (UVLO) protection circuitry which monitors the supply voltage ( $V_{DD}$ ) and bootstrap capacitor voltage ( $V_{HB} - V_{HS}$ ) independently. The UVLO circuit inhibits each driver until sufficient supply voltage is available to turn-on the external MOSFETs, and the built-in hysteresis prevents chattering during supply voltage transitions. When the supply voltage is applied to $V_{DD}$ pin of SM74104, the top and bottom gates are held low until $V_{DD}$ exceeds UVLO threshold, typically about 6.9V. Any UVLO condition on the bootstrap capacitor will disable only the high side output (HO). #### LAYOUT CONSIDERATIONS The optimum performance of high and low side gate drivers cannot be achieved without taking due considerations during circuit board layout. Following points are emphasized. - A low ESR/ESL capacitor must be connected close to the IC, and between V<sub>DD</sub> and V<sub>SS</sub> pins and between HB and HS pins to support high peak currents being drawn from V<sub>DD</sub> during turn-on of the external MOSFET. - To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor must be connected between MOSFET drain and ground (V<sub>SS</sub>). - 3. In order to avoid large negative transients on the switch node (HS) pin, the parasitic inductances in the source of top MOSFET and in the drain of the bottom MOSFET (synchronous rectifier) must be minimized. - 4. Grounding considerations: - a) The first priority in designing grounding connections is to confine the high peak currents from charging and discharging the MOSFET gate in a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminal of the MOSFET. The MOSFETs should be placed as close as possible to the gate driver. - b) The second high current path includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor and low side MOSFET body diode. The bootstrap capacitor is recharged on the cycle-by-cycle basis through the bootstrap diode from the ground referenced $V_{DD}$ bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation. - The resistor on the RT pin must be placed very close to the IC and seperated from high current paths to avoid noise coupling to the time delay generator which could disrupt timer operation. #### **POWER DISSIPATION CONSIDERATIONS** The total IC power dissipation is the sum of the gate driver losses and the bootstrap diode losses. The gate driver losses are related to the switching frequency (f), output load capacitance on LO and HO ( $C_L$ ), and supply voltage ( $V_{DD}$ ) and can be roughly calculated as: $$\mathsf{P}_{\mathsf{DGATES}} = 2 \bullet \mathsf{f} \bullet \mathsf{C}_{\mathsf{L}} \bullet \mathsf{V}_{\mathsf{DD}}^2$$ There are some additional losses in the gate drivers due to the internal CMOS stages used to buffer the LO and HO outputs. The following plot shows the measured gate driver power dissipation versus frequency and load capacitance. At higher frequencies and load capacitance values, the power dissipation is dominated by the power losses driving the output loads and agrees well with the above equation. This plot can be used to approximate the power losses due to the gate drivers. Gate Driver Power Dissipation (LO + HO) V<sub>CC</sub> = 12V, Neglecting Diode Losses SWITCHING FREQUENCY (kHz) 30160006 The bootstrap diode power loss is the sum of the forward bias power loss that occurs while charging the bootstrap capacitor and the reverse bias power loss that occurs during reverse recovery. Since each of these events happens once per cycle, the diode power loss is proportional to frequency. Larger capacitive loads require more current to recharge the bootstrap capacitor resulting in more losses. Higher input voltages $(V_{\text{IN}})$ to the half bridge result in higher reverse recovery losses. The following plot was generated based on calculations and lab measurements of the diode recovery time and current under several operating conditions. This can be useful for approximating the diode power dissipation. ### Diode Power Dissipation $V_{IN} = 80V$ 30160008 The total IC power dissipation can be estimated from the above plots by summing the gate drive losses with the bootstrap diode losses for the intended application. Because the diode losses can be significant, an external diode placed in parallel with the internal bootstrap diode (refer to *Figure 2*) can be helpful in removing power from the IC. For this to be effective, the external diode must be placed close to the IC to minimize series inductance and have a significantly lower forward voltage drop than the internal diode. 30160007 FIGURE 2. SM74104 Driving MOSFETs Connected in Synchronous Buck Configuration ## Physical Dimensions inches (millimeters) unless otherwise noted Notes: Unless otherwise specified - 1. Standard lead finish to be 200 microinches/5.00 micrometers minimum tin/lead (solder) on copper. - 2. Pin 1 identification to have half of full circle option. - 3. No JEDEC registration as of Feb. 2000. LLP-10 Outline Drawing NS Package Number SDC10A Notes: Unless otherwise specified - 1. For solder thickness and composition, see "Solder Information" in the packaging section of the National Semiconductor web page (www.national.com). - 2. Maximum allowable metal burr on lead tips at the package edges is 76 microns. - 3. No JEDEC registration as of May 2003. SOIC-8 Outline Drawing NS Package Number M08A ### **Notes** For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com | Pro | oducts | Design Support | | | |--------------------------------|------------------------------|---------------------------------|--------------------------------|--| | Amplifiers | www.national.com/amplifiers | WEBENCH® Tools | www.national.com/webench | | | Audio | www.national.com/audio | App Notes | www.national.com/appnotes | | | Clock and Timing | www.national.com/timing | Reference Designs | www.national.com/refdesigns | | | Data Converters | www.national.com/adc | Samples | www.national.com/samples | | | Interface | www.national.com/interface | Eval Boards | www.national.com/evalboards | | | LVDS | www.national.com/lvds | Packaging | www.national.com/packaging | | | Power Management | www.national.com/power | Green Compliance | www.national.com/quality/green | | | Switching Regulators | www.national.com/switchers | Distributors | www.national.com/contacts | | | LDOs | www.national.com/ldo | Quality and Reliability | www.national.com/quality | | | LED Lighting | www.national.com/led | Feedback/Support | www.national.com/feedback | | | Voltage References | www.national.com/vref | Design Made Easy | www.national.com/easy | | | PowerWise® Solutions | www.national.com/powerwise | Applications & Markets | www.national.com/solutions | | | Serial Digital Interface (SDI) | www.national.com/sdi | Mil/Aero | www.national.com/milaero | | | Temperature Sensors | www.national.com/tempsensors | SolarMagic™ | www.national.com/solarmagic | | | PLL/VCO | www.national.com/wireless | PowerWise® Design<br>University | www.national.com/training | | THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS. EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders. Copyright© 2011 National Semiconductor Corporation For the most current product information visit us at www.national.com National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com