## CMOS HIGH-SPEED STATIC RAM 72K (8K X 9-BIT) ADVANCE INFORMATION IDT7169S IDT7169L #### **FEATURES:** - · 8192-words x 9-bits organization - JEDEC standard 28-pin DIP, SOJ, and 32-Pin LCC - · Fast access time: - Commercial: 20/25/35ns (max.) - Military: 25/35/45/55ns (max.) - · Battery backup operation - 2V data retention (L-version only) - Produced with advanced CEMOS™ high-performance technology - · Single 5V power supply - · Inputs and outputs directly TTL-compatible - Military product available compliant to MIL-STD-883, Class B #### **DESCRIPTION:** The IDT7169 is a 73,728-bit high-speed static RAM organized as 8K x 9. It is fabricated using IDT's high-performance, high-reliability CEMOS™ technology. The IDT7169 offers address access times as fast as 15ns. The ninth bit is optimal for systems using parity. All inputs and outputs of the IDT7169 are TTL-compatible. The device has 2 chip selects for simplified address decoding. The IDT7169 is packaged in an industry standard 300-mil 28-pin ceramic and plastic DIP and SOJ, along with a 32-pin LCC package. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability. ### **FUNCTIONAL BLOCK DIAGRAM** CEMOS is a trademark of Integrated Device Technology, Inc. #### **PIN CONFIGURATIONS** ### TRUTH TABLE(1) | CS <sub>2</sub> | CS <sub>1</sub> | ΘE | WE | I/O | Function | |-----------------|-----------------|----|----|--------|---------------------------| | Х | Н | X | Х | High Z | Deselect chip, Power down | | L | Х | X | X | High Z | Deselct chip | | Н | L | L | Н | Dout | Read | | Н | Г | Х | L | Din | Write | | Н | L | H | Н | High Z | Outputs Disabled | NOTE: 1. H = VIH, L = VIL, X = Don't Care 2975 tbl 01 ## **ABSOLUTE MAXIMUM RATINGS**(1) | Symbol | Rating | Com'l. | Mil. | Unit | |--------|--------------------------------------------|--------------|--------------|------| | VTERM | Terminal Voltage<br>with Respect<br>to GND | -0.5 to +7.0 | -0.5 to +7.0 | ٧ | | Та | Operating<br>Temperature | 0 to +70 | -55 to +125 | °C | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | °C | | Tstg | Storage<br>Temperature | -55 to +125 | -65 to +135 | °C | | lout | DC Output<br>Current | 50 | 50 | mA | NOTE: 2975 tbl 02 ### CAPACITANCE (TA = +25°C, f = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | |-----------------------|--------------------------|------------|------|------| | Cin Input Capacitance | | VIN = 0V | 8 | рF | | Cout | Output Capacitance | Vout = 0V | 8 | pF | NOTE: 2975 tbl 03 # RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE | Grade | Temperature | GND | Vcc | |------------|-----------------|-----|----------| | Military | -55°C to +125°C | oV | 5V ± 10% | | Commercial | 0°C to +70°C | oV | 5V ± 10% | 2975 tbl 02 # RECOMMENDED DC OPERATING CONDITIONS | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------|---------------------|------|------|------| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | ٧ | | GND | D Supply Voltage | | 0 | 0 | ٧ | | ViH | Input High Voltage | 2.2 | _ | 6.0 | ٧ | | VIL | Input Low Voltage | -0.5 <sup>(1)</sup> | _ | 0.8 | V | NOTE: 1. VIL = -3.0V for pulse width less than 20ns. 2975 tbl 04 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. This parameter is determined by device characterization, but is not production tested. # 5 # DC ELECTRICAL CHARACTERISTICS(1) $(VCC = 5V \pm 10\%, VLC = 0.2V, VHC = VCC - 0.2V)$ | | | | 7169S20 7169S25<br>7169L20 7169L25 | | 7169<br>7169 | | 7169\$45/55<br>7169L45/55 | | | | | |-------------------------|-----------------------------------------------------------------------------------------------|-------|------------------------------------|------|--------------|------|---------------------------|------|--------|------|------| | Symbol | Parameter | Power | Com'l. | Mit. | Com'l. | Mil. | Com'l. | Mil. | Com'l. | Mil. | Unit | | ICC1 | Operating Power<br>Supply Current | S | 90 | _ | 90 | 110 | 90 | 100 | _ ] | 100 | mA | | CS <sub>1</sub> = | CS1 = VIL, Outputs Open, CS2 = VIH<br>VCC = Max., f = 0 <sup>(2)</sup> | L | 80 | _ | 80 | 100 | 80 | 90 | _ | 90 | | | Curr<br>CS <sub>1</sub> | Dynamic Operating Current | s | 180 | _ | 170 | 190 | 150 | 160 | _ | 160 | mA | | | CS1 = VIL, Outputs Open, CS2 = VIH<br>VCC = Max., f = fMAX <sup>(2)</sup> | L | 160 | _ | 150 | 170 | 130 | 140 | _ | 130 | | | ISB | Standby Power Supply<br>Current (TTL Level) | s | 20 | _ | 20 | 20 | 20 | 20 | | 20 | mA | | | Outhern (17th Lever) CS1 ≥ VIH, VCC = Max., CS2 = VIL Outputs Open, f = fMAX <sup>(2)</sup> | | L | 3 | _ | 3 | 5 | 3 | 5 | | 5 | | ISB1 | Full Standby Power Supply Current (CMOS Level), f = 0 <sup>(2)</sup> | S | 15 | _ | 15 | 20 | 15 | 20 | _ | 20 | mA | | | CS <sub>1</sub> ≥ VHc and CS <sub>2</sub> ≥ VHc<br>CS <sub>2</sub> ≤ VLc, Vcc = Max. | L | 0.2 | _ | 0.2 | 1.0 | 0.2 | 1.0 | | 1.0 | | NOTES: 2975 tbl 06 - 1. All values are maximum guaranteed values. - 2. At f = fMAX address and data inputs are cycling at the maximum frequency of read cycles of 1/tric. f = 0 means no input lines change. ### **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input Rise/Fall Times | 5ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | See Figures 1 and 2 | 2975 tbl 07 Figure 1. Output Load Figure 2. Output Load (for tcLz1,2, toLz, tcHz1,2, tOHz, toW, twHz) \*Includes scope and jig capacitances ## DC ELECTRICAL CHARACTERISTICS $VCC = 5.0V \pm 10\%$ | | <u>'</u> | | | IDT7169S | | IDT7 | | | |--------|------------------------|-------------------------------------------------------------------------|----------------|----------|------------|--------------|------------|----| | Symbol | Parameter | Test Conditio | Min. | Max. | Min. | Max. | Unit | | | lu | Input Leakage Current | Vcc = Max.,<br>Vin = GND to Vcc | MIL.<br>COM'L. | _ | 10<br>5 | _ | 5<br>2 | μА | | lto | Output Leakage Current | Vcc = Max., $\overline{CS}_1$ = VIH,<br>CS2 = VIL,<br>VOUT = GND to Vcc | MIL.<br>COM'L. | _ | 10<br>5 | <del>-</del> | 5<br>2 | μА | | Vol | Output Low Voltage | IOL = 8mA, VCC = Min.<br>IOL = 10mA, VCC = Min. | | _ | 0.4<br>0.5 | _ | 0.4<br>0.5 | V | | Vон | Output High Voltage | IOH = -4mA, VCC = Min. | | 2.4 | | 2.4 | | V | # DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES (L Version Only) VLC = 0.2V, VHC = VCC - 0.2V | | | | | | Typ. <sup>(1)</sup><br>Vcc @ | | N<br>Vo | | | |---------------------|-----------------------------------------|----------------------------------------|---------------------|--------------------|------------------------------|--------------|-----------|-----------|------| | Symbol | Symbol Parameter Test | | Test Condition Min. | | 2.0v | 3.0V | 2.0V | 3.0V | Unit | | VDR | Vcc for Data Retention | _ | | 2.0 | _ | | | _ | V | | ICCDR | Data Retention Current | | MIL.<br>COM'L. | = | 10<br>10 | 15<br>15 | 200<br>60 | 300<br>90 | μА | | tCDR <sup>(3)</sup> | Chip Deselect to Data<br>Retention Time | 1. <del>CS</del> 1 ≥ VI<br>2. CS2 ≤ VI | +C | 0 | | | _ | _ | ns | | tR <sup>(3)</sup> | Operation Recovery Time | Vin ≥ VHC or ≤ VLC | | tRC <sup>(2)</sup> | | <del> </del> | | | ns | | lLI <sup>(3)</sup> | Input Leakage Current | | | | | | 2 | 2 | μA | #### NOTES: - 1. $T_A = +25^{\circ}C$ . - 2. tRC = Read Cycle Time. - 3. This parameter is guaranteed, but not tested. 2975 tbi 09 ## LOW Vcc DATA RETENTION WAVEFORM # 5 ## AC ELECTRICAL CHARACTERISTICS (VCC = 5.0V ± 10%, All Temperature Ranges) | | TO THE STATE OF THE TIME (VOC = 3.0V ± 10% | 7169S20 <sup>(1)</sup><br>7169L20 <sup>(1)</sup> | | 716 | 9S25<br>9L25 | 7169<br>7169 | | 7169S | | | |------------|-----------------------------------------------------|--------------------------------------------------|------|------|--------------|--------------|------|-------|-------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Read Cycle | | | | | | | | | | | | tRC | Read Cycle Time | 20 | _ | 25 | _ | 35 | _ | 45/55 | _ | ns | | taa | Address Access Time | — | 19 | _ | 25 | _ | 35 | _ | 45/55 | ns | | tACS1 | Chip Select-1 Access Time | - | 20 | _ | 25 | _ | 35 | _ | 45/55 | ns | | tACS2 | Chip Select-2 Access Time | <b> </b> – | 25 | _ | 35 | _ | 40 | - | 45/55 | ns | | tCLZ1, 2 | Chip Select to Output in Low Z <sup>(2)</sup> | 5 | _ | 5 | _ | 5 | | 5 | _ | ns | | tOE | Output Enable to Output Valid | - | 8 | _ | 12 | - | 18 | _ | 25/30 | ns | | tolz | Output Enable to Output in Low Z <sup>(2)</sup> | 3 | | 3 | | 3 | - | 3 | | ns | | tCHZ1, 2 | Chip Select-1, 2 to Output in High Z <sup>(2)</sup> | | 9 | _ | 13 | _ | 15 | _ | 20/25 | ns | | tonz | Output Disable to Output in High Z <sup>(2)</sup> | <b>—</b> | 8 | _ | 10 | _ | 15 | _ | 20/25 | ns | | ton | Output Hold from Address Change | 5 | _ | 5 | _ | 5 | _ | 5 | _ | ns | | Write C | ycle | | | | | | | | | | | twc | Write Cycle Time | 20 | _ | 25 | _ | 35 | _ | 45/55 | _ | ns | | taw | Address Valid to End of Write | 15 | _ | 18 | | 25 | | 33/50 | _ | ns | | tCW1 | Chip Select to End of Write (CS1) | 15 | _ | 18 | _ | 25 | _ | 33/50 | _ | ns | | tcw2 | Chip Select to End of Write (CS2) | 15 | _ | 18 | | 25 | | 33/50 | _ | ns | | tas | Address Set-up Time | 0 | _ | 0 | _ | 0 | | 0 | _ | ns | | twp | Write Pulse Width | 15 | _ | 21 | _ | 25 | _ | 25/50 | _ | ns | | tWR1 | Write Recovery Time (CS <sub>1</sub> , WE) | 0 | - | 0 | - | 0 | _ | 0 | _ | ns | | tWR2 | Write Recovery Time (CS2) | 5 | _ | 5 | _ | 5 | _ | 5 | _ | ns | | twHZ | Write Enable to Output in High Z <sup>(2)</sup> | | 8 | - | 10 | _ | 14 | - | 18/25 | ns | | tDW | Data to Write Time Overlap | 10 | _ | 13 | _ | 15 | _ | 20/25 | _ | ns | | tDH1 | Data Hold from Write Time (CS <sub>1</sub> , WE) | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | tDH2 | Data Hold from Write Time (CS2) | 5 | _ | 5 | _ | 5 | _ | 5 | _ | ns | | tow | Output Active from End of Write <sup>(2)</sup> | 5 | _ | 5 | - | 5 | _ | 5 | _ | ns | #### NOTES: 1. 0° to +70°C temperature range only. 2975 tbl 10 <sup>2.</sup> This parameter guaranteed but not tested. <sup>3. -55°</sup> to +125°C. temperature range only. ## TIMING WAVEFORM OF READ CYCLE (1) #### NOTES: - WE is high for read cycle. - 2. Device is continuously selected, $\overline{CS}_1 = V_{1L.}$ , $CS_2 = V_{1H.}$ - 3. Address valid prior to or coincident with CS1 transition low and CS2 transition high. - OE = VIL. - 5. Transition is measured ±200mV from steady state ## TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING)(1,2,5) #### NOTES: - 1. WE must be high during all address transitions - 2. A write occurs during the overlap (twp) of a low CS1 and a high CS2. - 3. twn, 2 is measured from the earlier of CS1 or WE going high or CS2 going low to the end of the write cycle. - 4. During this period, I/O pins are in the output state so that the input signals must not be applied. - 5. If the CS1 low transition or CS2 high transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state. - 6. If $\overline{OE}$ is low during a $\overline{WE}$ controlled write cycle, the write pulse width must be the larger of two or (tw+z +tow) to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If $\overline{OE}$ is high during a $\overline{WE}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the spectified twn. - 7. DATAOUT is the same phase of write data of this write cycle. - 8. Transition is measured ±200mV from steady state. # 5 # TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING)(1,3) #### NOTES: - 1. WE must be high during all address transitions. - 2. twn1, 2 is measured from the earlier of CS1 or WE going high or CS2 going low to the end of the write cycle. - 3. If the CS1 low transition or CS2 high transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state. - 4. Transition is measured ±200mV from steady state. #### ORDERING INFORMATION 2975 drw 10