#### **Features** - · Fast Read Access Time 90 ns - Low Power CMOS Operation - 100 μA max. Standby - 40 mA max. Active at 5 MHz - JEDEC Standard Packages - 32 Lead PLCC - 32-Lead 600-mil PDIP and Cerdip - 32-Lead 450-mil SOIC (SOP) - 32-Lead TSOP - 5V $\pm$ 10% Supply - High-Reliability CMOS Technology - 2,000V ESD Protection - 200 mA Latchup Immunity - Rapid™ Programming Algorithm 50 µs/byte (typical) - CMOS and TTL Compatible Inputs and Outputs - Integrated Product Identification Code - Industrial and Commercial Temperature Ranges #### Description The AT27C080 chip is a low-power, high-performance 8,388,608-bit ultraviolet erasable programmable read only memory (EPROM) organized as 1M by 8 bits. The AT27C080 requires only one 5V power supply in normal read mode operation. Any byte can be accessed in less than 90 ns, eliminating the need for speed reducing WAIT states on high-performance microprocessor systems. (continued) ### **Pin Configurations** | Pin Name | Function | |----------|----------------------------------| | A0 - A19 | Addresses | | 00 - 07 | Outputs | | CE | Chip Enable | | ŌĒ/VPP | Output Enable/<br>Program Supply | #### PLCC Top View 8-Megabit (1M x 8) UV Erasable EPROM AT27C080 Rev. 0360G-10/98 Atmel's scaled CMOS technology provides low active power consumption and fast programming. Power consumption is typically 10 mA in active mode and less than 10 $\mu$ A in standby mode. The AT27C080 is available in a choice of packages, including; one-time programmable (OTP) plastic PLCC, PDIP, SOIC (SOP), and TSOP, as well as windowed ceramic Cerdip. All devices feature two-line control ( $\overline{\text{CE}}$ , $\overline{\text{OE}}$ ) to give designers the flexibility to prevent bus contention. With high density 1M byte storage capability, the AT27C080 allows firmware to be stored reliably and to be accessed by the system without the delays of mass storage media. Atmel's 27C080 has additional features to ensure high quality and efficient production use. The Rapid™ Programming Algorithm reduces the time required to program the part and guarantees reliable programming. Programming time is typically only 50 µs/byte. The Integrated Product Identification Code electronically identifies the device and manufacturer. This feature is used by industry standard programming equipment to select the proper programming algorithms and voltages. #### **Erasure Characteristics** The entire memory array of the AT27C080 is erased (all outputs read as $V_{\text{OH}}$ ) after exposure to ultraviolet light at a wavelength of 2,537Å. Complete erasure is assured after a minimum of 20 minutes of exposure using 12,000 $\mu\text{W/cm}^2$ intensity lamps spaced one inch away from the chip. Minimum erase time for lamps at other intensity ratings can be calculated from the minimum integrated erasure dose of 15 $\text{W.sec/cm}^2$ . To prevent unintentional erasure, an opaque label is recommended to cover the clear window on any UV erasable EPROM that will be subjected to continuous flourescent indoor lighting or sunlight. #### **System Considerations** Switching between active and standby conditions via the Chip Enable pin may produce transient voltage excursions. Unless accommodated by the system design, these transients may exceed data sheet limits, resulting in device non-conformance. At a minimum, a 0.1 $\mu\text{F}$ high frequency, low inherent inductance, ceramic capacitor should be utilized for each device. This capacitor should be connected between the $V_{\text{CC}}$ and Ground terminals of the device, as close to the device as possible. Additionally, to stabilize the supply voltage level on printed circuit boards with large EPROM arrays, a 4.7 $\mu\text{F}$ bulk electrolytic capacitor should be utilized, again connected between the $V_{\text{CC}}$ and Ground terminals. This capacitor should be positioned as close as possible to the point where the power supply is connected to the array. ### **Block Diagram** #### **Absolute Maximum Ratings\*** | Temperature Under Bias55°C to +125°C | |------------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground2.0V to +7.0V <sup>(1)</sup> | | Voltage on A9 with Respect to Ground2.0V to +14.0V <sup>(1)</sup> | | V <sub>PP</sub> Supply Voltage with Respect to Ground2.0V to +14.0V <sup>(1)</sup> | | Integrated UV Erase Dose7258 W•sec/cm² | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: 1. Minimum voltage is -0.6V DC which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is $V_{CC} + 0.75V$ DC which may overshoot to +7.0V for pulses of less than 20 ns. ### **Operating Modes** | Mode/Pin | CE | OE/V <sub>PP</sub> | Ai | Outputs | |---------------------------------------|-----------------|--------------------|-------------------------------------------------------------------------------|------------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | Ai | D <sub>OUT</sub> | | Output Disable | Х | V <sub>IH</sub> | X <sup>(1)</sup> | High Z | | Standby | V <sub>IH</sub> | X | X | High Z | | Rapid Program <sup>(2)</sup> | V <sub>IL</sub> | V <sub>PP</sub> | Ai | D <sub>IN</sub> | | PGM Verify | V <sub>IL</sub> | V <sub>IL</sub> | Ai | D <sub>OUT</sub> | | PGM Inhibit | V <sub>IH</sub> | V <sub>PP</sub> | X | High Z | | Product Identification <sup>(4)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | $A9 = V_{H}^{(3)}$<br>$A0 = V_{IH} \text{ or } V_{IL}$<br>$A1 - A19 = V_{IL}$ | Identification<br>Code | Notes: 1. X can be $V_{IL}$ or $V_{IH}$ . - 2. Refer to Programming Characteristics. - 3. $V_H = 12.0 \pm 0.5 V$ . - 4. Two identifier bytes may be selected. All Ai inputs are held low (V<sub>IL</sub>), except A9 which is set to V<sub>H</sub> and A0 which is toggled low (V<sub>IL</sub>) to select the Manufacturer's Identification byte and high (V<sub>IH</sub>) to select the Device Code byte. ## **DC and AC Operating Conditions for Read Operation** | | | AT27C080-90 | AT27C080-10 | AT27C080-12 | AT27C080-15 | |------------------------------|------|--------------|--------------|--------------|--------------| | Operating | Com. | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | | Temperature (Case) | Ind. | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | | V <sub>CC</sub> Power Supply | | 5V ± 10% | 5V ± 10% | 5V ± 10% | 5V ± 10% | ## **DC and Operating Characteristics for Read Operation** | Symbol | Parameter | Condition | Min | Max | Units | |-----------------|------------------------------------------------|---------------------------------------------------------------------|------|-----------------------|-------| | ILI | Input Load Current | $V_{IN} = 0V$ to $V_{CC}$ (Com., Ind.) | | ±1.0 | μΑ | | I <sub>LO</sub> | Output Leakage Current | V <sub>OUT</sub> = 0V to V <sub>CC</sub> (Com., Ind.) | | ±5.0 | μΑ | | | V (1) Standby Compant | $I_{SB1}$ (CMOS), $\overline{CE} = V_{CC} \pm 0.3V$ | | 100 | μΑ | | I <sub>SB</sub> | V <sub>CC</sub> <sup>(1)</sup> Standby Current | $I_{SB2}$ (TTL), $\overline{CE}$ = 2.0 to $V_{CC}$ + 0.5V | | 1.0 | mA | | I <sub>cc</sub> | V <sub>CC</sub> Active Current | $f = 5 \text{ MHz}, I_{OUT} = 0 \text{ mA}, \overline{CE} = V_{IL}$ | | 40 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.6 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | V | Note: 1. $V_{CC}$ must be applied simultaneously or before $\overline{OE}/V_{PP}$ , and removed simultaneously or after $\overline{OE}/V_{PP}$ . ## **AC Characteristics for Read Operation** | | | | AT27C080 | | | | | | | | | |-----------------------------------|--------------------------------------------------------------------------|---------------------------------------------------|----------|-----|-----|-----|-----|-----|-----|-----|-------| | | | | -90 | | -10 | | -12 | | -15 | | 1 | | Symbol | Parameter | Condition | Min | Max | Min | Max | Min | Max | Min | Max | Units | | t <sub>ACC</sub> <sup>(4)</sup> | Address to Output Delay | $\overline{CE} = \overline{OE}/V_{PP}$ $= V_{IL}$ | | 90 | | 100 | | 120 | | 150 | ns | | t <sub>CE</sub> <sup>(3)</sup> | CE to Output Delay | OE = V <sub>IL</sub> | | 90 | | 100 | | 120 | | 150 | ns | | t <sub>OE</sub> (3)(4) | OE to Output Delay | CE = V <sub>IL</sub> | | 20 | | 20 | | 30 | | 35 | ns | | t <sub>DF</sub> <sup>(2)(5)</sup> | OE or CE High to Output Float, whichever occurred first | | | 30 | | 30 | | 35 | | 40 | ns | | t <sub>OH</sub> | Output Hold from Address, CE<br>or OE/V <sub>PP</sub> whichever occurred | 0 | | 0 | | 0 | | 0 | | ns | | Notes: 1. 2, 3, 4, 5. See AC Waveforms for Read Operation. ## **AC** Waveforms for Read Operation<sup>(1)</sup> Notes: 1. Timing measurement references are 0.8V and 2.0V. Input AC drive levels are 0.45V and 2.4V, unless otherwise specified. - 2. t<sub>DE</sub> is specified form OE/VPP or CE, whichever occurs first. Output float is defined as the point when data is no longer driven. - 3. $\overline{\text{OE}}/V_{\text{PP}}$ may be delayed up to $t_{\text{CE}}$ $t_{\text{OE}}$ after the falling edge of $\overline{\text{CE}}$ without impact on $t_{\text{CE}}$ . - 4. $\overline{OE}/V_{PP}$ may be delayed up to $t_{ACC}$ $t_{OE}$ after the address is valid without impact on $t_{ACC}$ . - 5. This parameter is only sampled and is not 100% tested. # Input Test Waveform and Measurement Levels # AC DRIVING LEVELS 0.45V 2.0 AC MEASUREMENT LEVEL $t_{\rm B}$ , $t_{\rm F}$ < 20 ns (10% to 90%) ## **Output Test Load** Note: CL = 100 pF including jig capacitance. #### Pin Capacitance $f = 1 \text{ MHz}, T = 25^{\circ}C^{(1)}$ | Symbol | Тур | Max | Units | Conditions | | |------------------|-----|-----|-------|-----------------------|--| | C <sub>IN</sub> | 4 | 8 | pF | V <sub>IN</sub> = 0V | | | C <sub>OUT</sub> | 8 | 12 | pF | V <sub>OUT</sub> = 0V | | Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. ## **Programming Waveforms** Notes: 1. The Input Timing reference is 0.8V for $V_{\rm IL}$ and 2.0V for $V_{\rm IH}$ . 2. $t_{\text{OE}}$ and $t_{\text{DFP}}$ are characteristics of the device but must be accommodated by the programmer. ## **DC Programming Characteristics** $T_A = 25 \pm 5^{\circ}C$ , $V_{CC} = 6.5 \pm 0.25V$ , $\overline{OE}/V_{PP} = 13.0 \pm 0.25V$ | | | | Limits | | | |------------------|-----------------------------------------------------|---------------------------|--------|-----------------------|-------| | Symbol | Parameter | Test Conditions | Min | Max | Units | | I <sub>LI</sub> | Input Load Current | $V_{IN} = V_{IL}, V_{IH}$ | | ±10 | μΑ | | V <sub>IL</sub> | Input Low Level | | -0.6 | 0.8 | ٧ | | V <sub>IH</sub> | Input High Level | | 2.0 | V <sub>CC</sub> + 1.0 | ٧ | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | ٧ | | I <sub>CC2</sub> | V <sub>CC</sub> Supply Current (Program and Verify) | | | 40 | mA | | I <sub>PP2</sub> | OE/V <sub>PP</sub> Supply Current | CE = V <sub>IL</sub> | | 25 | mA | | V <sub>ID</sub> | A9 Product Identification Voltage | | 11.5 | 12.5 | V | ## **AC Programming Characteristics** $T_A = 25 \pm 5^{\circ}C$ , $V_{CC} = 6.5 \pm 0.25V$ , $\overline{OE}/V_{PP} = 13.0 \pm 0.25V$ | | | | Lin | nits | | |------------------|----------------------------------------------------------|-----------------------------------------------|------|------|-------| | Symbol | Parameter | Test Conditions <sup>(1)</sup> | Min | Max | Units | | t <sub>AS</sub> | Address Setup Time | | 2.0 | | μs | | t <sub>OES</sub> | ŌE/V <sub>PP</sub> Setup Time | | 2.0 | | μs | | t <sub>OEH</sub> | ŌĒ/V <sub>PP</sub> Hold Time | Input Rise and Fall Times: | 2.0 | | μs | | t <sub>DS</sub> | Data SetupTime | (10% to 90%) 20 ns | 2.0 | | μs | | t <sub>AH</sub> | Address Hold Time | Input Pulse Levels: | 0.0 | | μs | | t <sub>DH</sub> | Data Hold Time | 0.45V to 2.4V | 2.0 | | μs | | t <sub>DFP</sub> | CE High to Output Float Delay <sup>(2)</sup> | ] | 0.0 | 130 | ns | | t <sub>VCS</sub> | V <sub>CC</sub> Setup Time | Input Timing Reference Level:<br>0.8V to 2.0V | 2.0 | | μs | | t <sub>PW</sub> | CE Program Pulse Width <sup>(3)</sup> | 0.07 10 2.07 | 47.5 | 52.5 | μs | | t <sub>DV</sub> | Data Valid from CE | Output Timing Reference Level: | | 1.0 | μs | | t <sub>VR</sub> | OE/V <sub>PP</sub> Recovery Time | 0.8V to 2.0V | 2.0 | | ns | | t <sub>PRT</sub> | OE/V <sub>PP</sub> Pulse Rise Time During<br>Programming | | 50 | | ns | Notes: 1. V<sub>CC</sub> must be applied simultaneously or before $\overline{\text{OE}}/\text{V}_{PP}$ and removed simultaneously or after $\overline{\text{OE}}/\text{V}_{PP}$ 3. Program Pulse width tolerance is 50 $\mu$ s $\pm$ 5%. ## Atmel's 27C080 Integrated Product Identification Code | | | Pins | | | | | | | | | |--------------|------------|------|----|----|----|----|----|----|----|----------| | Codes | <b>A</b> 0 | 07 | O6 | O5 | 04 | О3 | O2 | 01 | 00 | Hex Data | | Manufacturer | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1E | | Device Type | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 8A | <sup>2.</sup> This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. #### Rapid Programming Algorithm A 50 $\mu s$ $\overline{CE}$ pulse width is used to program. The address is set to the first location. $V_{CC}$ is raised to 6.5V and $\overline{OE}/V_{PP}$ is raised to 13.0V. Each address is first programmed with one 50 $\mu s$ $\overline{CE}$ pulse without verification. Then a verification reprogramming loop is executed for each address. In the event a byte fails to pass verification, up to 10 successive 50 $\mu s$ pulses are applied with a verification after each pulse. If the byte fails to verify after 10 pulses have been applied, the part is considered failed. After the byte verifies properly, the next address is selected until all have been checked. $\overline{\text{OE}}/V_{\text{PP}}$ is then lowered to $V_{\text{IL}}$ and $V_{\text{CC}}$ to 5.0V. All bytes are read again and compared with the original data to determine if the device passes or fails. ## **Ordering Information** | t <sub>ACC</sub> | I <sub>cc</sub> | (mA) | | | | |------------------|-----------------|---------|---------------|----------------|-----------------| | (ns) | Active | Standby | Ordering Code | Package | Operation Range | | 90 | 40 | 0.1 | AT27C080-90DC | 32D <b>W</b> 6 | Commercial | | | | | AT27C080-90JC | 32J | (0°C to 70°C) | | | | | AT27C080-90PC | 32P6 | | | | | | AT27C080-90RC | 32R | | | | | | AT27C080-90TC | 32T | | | | 40 | 0.1 | AT27C080-90DI | 32DW6 | Industrial | | | | | AT27C080-90JI | 32J | (-40°C to 85°C) | | | | | AT27C080-90PI | 32P6 | | | | | | AT27C080-90RI | 32R | | | | | | AT27C080-90TI | 32T | | | 100 | 40 | 0.1 | AT27C080-10DC | 32DW6 | Commercial | | | | | AT27C080-10JC | 32J | (0°C to 70°C) | | | | | AT27C080-10PC | 32P6 | | | | | | AT27C080-10RC | 32R | | | | | | AT27C080-10TC | 32T | | | | 40 | 0.1 | AT27C080-10DI | 32DW6 | Industrial | | | | | AT27C080-10JI | 32J | (-40°C to 85°C) | | | | | AT27C080-10PI | 32P6 | | | | | | AT27C080-10RI | 32R | | | | | | AT27C080-10TI | 32T | | | | Package Type | | | | | | |-------|----------------------------------------------------------------|--|--|--|--|--| | 32DW6 | 32-Lead, 0.600" Windowed, Ceramic Dual Inline Package (Cerdip) | | | | | | | 32J | 32-Lead,Plastic J-Leaded Chip Carrier (PLCC) | | | | | | | 32P6 | 32-Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) | | | | | | | 32R | 32-Lead, 0.450" Wide, Plastic Gull Wing Small Outline (SOIC) | | | | | | | 32T | 32-Lead, Plastic Thin Small Outline Package (TSOP) | | | | | | ## **Ordering Information (Continued)** | t <sub>ACC</sub><br>(ns) | I <sub>CC</sub> (mA) | | | | | |--------------------------|----------------------|---------|---------------|----------------|-----------------| | | Active | Standby | Ordering Code | Package | Operation Range | | 120 | 40 | 0.1 | AT27C080-12DC | 32D <b>W</b> 6 | Commercial | | | | | AT27C080-12JC | 32J | (0°C to 70°C) | | | | | AT27C080-12PC | 32P6 | | | | | | AT27C080-12RC | 32R | | | | | | AT27C080-12TC | 32T | | | | 40 | 0.1 | AT27C080-12DI | 32D <b>W</b> 6 | Industrial | | | | | AT27C080-12JI | 32J | (-40°C to 85°C) | | | | | AT27C080-12PI | 32P6 | | | | | | AT27C080-12RI | 32R | | | | | | AT27C080-12TI | 32T | | | 150 | 40 | 0.1 | AT27C080-15DC | 32D <b>W</b> 6 | Commercial | | | | | AT27C080-15JC | 32J | (0°C to 70°C) | | | | | AT27C080-15PC | 32P6 | | | | | | AT27C080-15RC | 32R | | | | | | AT27C080-15TC | 32T | | | | 40 | 0.1 | AT27C080-15DI | 32DW6 | Industrial | | | | | AT27C080-15JI | 32J | (-40°C to 85°C) | | | | | AT27C080-15PI | 32P6 | | | | | | AT27C080-15RI | 32R | | | | | | AT27C080-15TI | 32T | | | Package Type | | | | | |--------------|----------------------------------------------------------------|--|--|--| | 32DW6 | 32-Lead, 0.600" Windowed, Ceramic Dual Inline Package (Cerdip) | | | | | 32J | 32-Lead,Plastic J-Leaded Chip Carrier (PLCC) | | | | | 32P6 | 32-Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) | | | | | 32R | 32-Lead, 0.450" Wide, Plastic Gull Wing Small Outline (SOIC) | | | | | 32T | 32-Lead, Plastic Thin Small Outline Package (TSOP) | | | | #### **Packaging Information** MIL-STD-1835 D-16 CONFIG A **32DW6**, 32-Lead, 0.600" Wide, Windowed, Ceramic Dual Inline Package (Cerdip) Dimensions in Inches and (Millimeters) **32J**, 32-Lead, Plastic J-Leaded Chip Carrier (PLCC) Dimensions in Inches and (Millimeters) JEDEC STANDARD MS-016 AE **32P6**, 32-Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) Dimensions in Inches and (Millimeters) **32R**, 32-Lead, 0.440" Wide, Plastic Gull Wing Small Outline (SOIC) Dimensions in Inches and (Millimeters) ## **Packaging Information** **32T**, 32-Lead, Plastic Thin Small Outline Package (TSOP) Dimensions in Millimeters and (Inches)\* JEDEC OUTLINE MO-142 BD #### **Atmel Headquarters** #### Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600 #### Europe Atmel U.K., Ltd. Coliseum Business Centre Riverside Way Camberley, Surrey GU15 3YL England TEL (44) 1276-686677 FAX (44) 1276-686697 #### Asia Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon, Hong Kong TEL (852) 27219778 FAX (852) 27221369 #### Japan Atmel Japan K.K. Tonetsu Shinkawa Bldg., 9F 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581 #### **Atmel Operations** #### **Atmel Colorado Springs** 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759 #### Atmel Rousset Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4 42 53 60 00 FAX (33) 4 42 53 60 01 Fax-on-Demand North America: 1-(800) 292-8635 International: 1-(408) 441-0732 e-mail literature@atmel.com Web Site http://www.atmel.com BBS 1-(408) 436-4309 #### © Atmel Corporation 1998. Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's website. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems. Marks bearing ® and/or ™ are registered trademarks and trademarks of Atmel Corporation. Terms and product names in this document may be trademarks of others.