# DISTINCTIVE CHARACTERISTICS - · Single 5.0 V read, write and erase - Minimizes system level power requirements - Compatible with JEDEC-standard commands - Uses same software commands as E2PROMs - · Compatible with JEDEC-standard byte-wide pinouts - 32-pin PLCC (Package suffix: PD) - 32-pin TSOP (Package suffix: PFTN Normal Bend Type PFTR Reversed Bend Type) - Note: If there are special requirements not specified above (such as DIP package), please contact Fujitsu sales office. - Minimum 100,000 write/erase cycles - High performance - 70 ns maximum access time - · Sector erase architecture - 8 equal size sectors of 64k bytes each - Any combination of sectors of beconcurrently erased. Also supports full thip erase. - Embedded Erase™ Algorithms - and erases the chip or any sector - Automatically pre-programs and erase Embedded Program Algorithms - Automatically writes and verifies data at specified address - · Data Polling and Toggle Bit feature for detection of program or erase cycle completion - Low power consumption - 20 mA typical active read current - 30 mA typical write/erase current - 25 μA typical standby current - Low Vcc write inhibit ≤ 3.2 V - Sector protection - Hardware method cisables any combination of sectors from write or erase operations - · Erase Suspend/Resume - Suspends the erase operation to allow a read data in another sector within the same device # **■ PACKAGE** # ■ GENERAL DESCRIPTION The MBM29F040A is a 4M-bit, 5.0 V-only Flash memory organized as 512K bytes of 8 bits each. The MBM29F040A is offered in a 32-pin PLCC and 32-pin TSOP package. This device is designed to be programmed in-system with the standard system 5.0 V VCC supply. A 12.0 V VPP is not required for write or erase operations. The device can also be reprogrammed in standard EPROM programmers. The standard MBM29F040A offers access times between 70 ns and 120 ns, allowing operation of high-speed microprocessors without wait states. To eliminate bus contention the device has separate chip enable ( $\overline{\text{CE}}$ ), write enable ( $\overline{\text{WE}}$ ), and output enable ( $\overline{\text{OE}}$ ) controls. The MBM29F040A is pin and command set compatible with JEDEC standard 4M-bit E²PROMs. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the device is similar to reading from 12.0 V Flash or EPROM devices. The MBM29F040A is programmed by executing the program command sequence. This will invoke the Embedded Program Algorithm which is an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. Typically, each sector can be programmed and verified in less than one second. Erase is accomplished by executing the erase command sequence. This will invoke the Embedded Erase Algorithm which is an internal algorithm that automatically preprograms the array if it is not already programmed before executing the erase operation. During erase, the device automatically times the erase pulse widths and verifies proper cell margin. The entire chip or any individual sector is typically erased and verified in 1.5 seconds. (If already completely preprogrammed.) This device also features a sector erase architecture. The sector mode allows for 64K byte sectors of memory to be erased and reprogrammed without affecting other sectors. The MBM29F040A is erased when shipped from the factory. The device features single 5.0 V power supply operation for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations. A low Vcc detector automatically inhibits write operations on the loss of power. The end of program or erase is detected by $\overline{Data}$ Polling of DQ7 or by the Toggle Bit feature on DQs. Once the end of a program or erase cycle has been completed, the device internally resets to the read mode. Fujitsu's Flash technology combines years of EPROM and E²PROM experience to produce the highest levels of quality, reliability and cost effectiveness. The MBM29F040A memory electrically erases the entire chip or all bits within a sector simultaneously via Fowler-Nordhiem tunneling. The bytes are programmed one byte at a time using the EPROM programming mechanism of hot electron injection. # FLEXIBLE SECTOR-ERASE ARCHITECTURE - 64K byte per sector - Individual-sector, multiple-sector, or bulkerase capability - Individual or multiple-sector protection is user definable | | 7FFFFH | | |---------------------|--------|--| | | 6FFFFH | | | 64K byte per sector | 5FFFFH | | | | 4FFFFH | | | | 3FFFFH | | | | 2FFFFH | | | | 1FFFFH | | | | 0FFFFH | | | | 00000Н | | # **■ PRODUCT SELECTOR GUIDE** | Part | t No. | MBM29F040A | | | | | | | |--------------------|-------------------|-----------------|-----------------|-----------------|--|--|--|--| | Ordering Part No. | Vcc = 5.0 V ± 5 % | MBM29F040A - 70 | _ | _ | | | | | | Vcc = 5.0 V ± 10 % | | _ | MBM29F040A - 90 | MBM29F040A - 12 | | | | | | Max. Access Time | (ns) | 70 | 90 | 120 | | | | | | CE Access (ns) | | 70 | 90 | 120 | | | | | | OE Access (ns) | | 30 | 35 | 50 | | | | | # ■ BLOCK DIAGRAM # **■ CONNECTION DIAGRAMS** # **■ LOGIC SYMBOL** Table 1 MBM29F040A Pin Configuration | Pin | Function | |-----------------------------------|------------------------------------------------| | A <sub>0</sub> to A <sub>18</sub> | Address Inputs | | DQo to DQ7 | Data Inputs/Outputs | | CE | Chip Enable | | ŌĒ | Output Enable | | WE | Write Enable | | Vss | Device Ground | | Vcc | Device Power Supply<br>(5.0 V ± 10 % or ± 5 %) | Table 2 MBM29F040A User Bus Operations | Operation | CE | ŌĒ | WE | Αo | <b>A</b> 1 | A <sub>6</sub> | <b>A</b> 9 | 1/0 | |-----------------------------------|----|-----|----|----|----------------|----------------|------------|--------| | Auto-Select Manufacturer Code (1) | L | L | Н | L | L | L. | VID | Code | | Auto-Select Device Code (1) | L | L | Н | Н | L | L. | Vib | Code | | Read (3) | L | L | Н | Ao | A <sub>1</sub> | A <sub>6</sub> | A9 | Dout | | Standby | Н | х | х | х | Х | х | х | HIGH-Z | | Output Disable | L | Н | н | х | х | х | Х | HIGH-Z | | Write | L | Н | L | Αo | A1 | <b>A</b> 6 | A9 | Din | | Enable Sector Protection (2) | L | VID | L | х | х | х | VID | х | | Verify Sector Protection (2) | L | L | н | L | н | L | ViD | Code | Legend: L = VIL, H = VIH, X = VIL or VIH. See DC Characteristics for voltage levels. - Notes: 1. Manufacturer and device codes may also be accessed via a command register write sequence. Refer to Table 5. - 2. Refer to the section on Sector Protection. - 3. $\overline{WE}$ can be V<sub>IL</sub> if $\overline{OE}$ is V<sub>IL</sub>, $\overline{OE}$ at V<sub>IH</sub> initiates the write operations. # ORDERING INFORMATION # **Standard Products** Fujitsu standard products are available in several packages. The order number is formed by a combination of: ### Read Mode The MBM29F040A has two control functions which must be satisfied in order to obtain data at the outputs. $\overline{\text{CE}}$ is the power control and should be used for a device selection. $\overline{\text{OE}}$ is the output control and should be used to gate data to the output pins if a device is selected. Address access time (tacc) is equal to the delay from stable addresses to valid output data. The chip enable access time (tce) is the delay from stable addresses and stable $\overline{CE}$ to valid data at the output pins. The output enable access time is the delay from the falling edge of $\overline{OE}$ to valid data at the output pins (assuming the addresses have been stable for at least tacc-toe time). # Standby Mode The MBM29F040A has two standby modes, a CMOS standby mode ( $\overline{\rm CE}$ input held at Vcc $\pm$ 0.3 V.), when the current consumed is less than 100 $\mu$ A; and a TTL standby mode ( $\overline{\rm CE}$ is held at ViH.) when the current required is reduced to approximately 1 mA. In the standby mode the outputs are in a high impedance state, independent of the $\overline{\rm OE}$ input. If the device is deselected during erasure or programming, the device will draw active current until the operation is completed. # **Output Disable** With the $\overline{OE}$ input at a logic high level (ViH), output from the device is disabled. This will cause the output pins to be in a high impedance state. #### Autoselect The autoselect mode allows the reading out of a binary code from the device and will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional over the entire temperature range of the device. To activate this mode, the programming equipment must force VID (11.5 V to 12.5 V) on address pin A9. Two identifier bytes may then be sequenced from the device outputs by toggling address A0 from VIL to VIH. All addresses are DON'T CARES except A0, A1, and A6. The manufacturer and device codes may also be read via the command register, for instances when the MBM29F040A is erased or programmed in a system without access to high voltage on the A<sub>9</sub> pin. The command sequence is illustrated in Table 5. (Refer to Autoselect Command section.) | Туре | A18 | <b>A</b> 17 | A16 | A6 | <b>A</b> 1 | Ao | Code<br>(HEX) | DQ7 | DQs | DQ₅ | DQ4 | DQ3 | DQ2 | DQ <sub>1</sub> | DQo | |-----------------------|-----|-----------------|-----|-----|------------|-----|---------------|-----|-----|-----|-----|-----|-----|-----------------|-----| | Manufacture's<br>Code | х | х | х | VIL | VIL | VIL | 04H | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | Device Code | х | х | х | VIL | Vil | ViH | A4H | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | Sector<br>Protection | | Sector<br>dress | | VIL | ViH | VIL | 01H* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Table 3 MBM29F040A Sector Protection Verify Autoselect Codes <sup>\*:</sup> Outputs 01H at protected sector addresses and 00H at unprotected sector addresses. Table 4 Sector Address Tables | Sector Address | A18 | A17 | A16 | Address Range | |----------------|-----|-----|-----|------------------| | SA0 | 0 | 0 | 0 | 00000H to 0FFFFH | | SA1 | 0 | 0 | 1 | 10000H to 1FFFFH | | SA2 | 0 | 1 | 0 | 20000H to 2FFFFH | | SA3 | 0 | 1 | 1 | 30000H to 3FFFFH | | SA4 | 1 | 0 | 0 | 40000H to 4FFFFH | | SA5 | 1 | 0 | 1 | 50000H to 5FFFFH | | SA6 | 1 | 1 | 0 | 60000H to 6FFFFH | | SA7 | 1 | 1 | 1 | 70000H to 7FFFFH | Byte 0 (A<sub>0</sub> = V<sub>IL</sub>) represents the manufacture's code (Fujitsu = 04H) and byte 1 (A<sub>0</sub> = V<sub>IH</sub>) the device identifier code (MBM29F040A = A4H). These two bytes are given in the Table 3. All identifiers for manufactures and device will exhibit odd parity with the MSB (DQ<sub>7</sub>) defined as the parity bit. In order to read the proper device codes when executing the autoselect, A<sub>1</sub> must be V<sub>IL</sub>. (See Table 3.) #### Write Device erasure and programming are accomplished via the command register. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device. The command register itself does not occupy any addressable memory location. The register is a latch used to store the commands, along with the address and data information needed to execute the command. The command register is written by bringing $\overline{wE}$ to Vil., while $\overline{CE}$ is at Vil. and $\overline{OE}$ is at Vil. Addresses are latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever happens later; while data is latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ , whichever happens first. Standard microprocessor write timings are used. Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters. ### **Sector Protection** The MBM29F040A features hardware sector protection. This feature will disable both program and erase operations in any number of sectors (0 through 8). The sector protection feature is enabled using programming equipment at the user's site. The device is shipped with all sectors unprotected. To activate this mode, the programming equipment must force $V_{ID}$ on address pin $A_{9}$ and control pin $\overline{OE}$ , (suggest $V_{ID}$ = 11.5 V) and $\overline{CE}$ = $V_{IL}$ . The sector addresses (A<sub>18</sub>, A<sub>17</sub> and A<sub>18</sub>) should be set to the sector to be protected. Table 4 defines the sector address for each of the eight (8) individual sectors. Programming of the protection circuitry begins on the falling edge of the $\overline{WE}$ pulse and is terminated with the rising edge of the same. Sector addresses must be held constant during the $\overline{WE}$ pulse. Refer to figures 10 and 15 sector protection waveforms and algorithm. To verify programming of the protection circuitry, the programming equipment must force $V_{ID}$ on address pin A9 with $\overline{CE}$ and $\overline{OE}$ at $V_{IL}$ and $\overline{WE}$ at $V_{IH}$ . Scanning the sector addresses (A16, A17, and A18) while (A6, A1, A0) = (0, 1, 0) will produce a logical "1" code at device output DQ0 for a protected sector. Otherwise the device will produce 00H for unprotected sector. In this mode, the lower order addresses, except for A0, A1, and A6 are DON'T CARES. Address locations with A1 = VIL are reserved for Autoselect manufacturer and device codes. It is also possible to determine if a sector is protected in the system by writing an Autoselect command. Performing a read operation at the address location XX02H, where the higher order addresses (A<sub>16</sub>, A<sub>17</sub>, and A<sub>18</sub>) are the sector address will produce a logical "1" at DQ<sub>0</sub> for a protected sector. See Table 3 for Autoselect codes. Table 5 MBM29F040A Command Definitions | Command<br>Sequence<br>Read/Reset | Bus<br>Write<br>Cycles | 5 | | Second Bus<br>Write Cycle | | I | | Fourth Bus<br>Read/Write<br>Cycle | | Fifth Bus<br>Write Cycle | | Sixth Bus<br>Write Cycle | | |-----------------------------------------------------------------------------------------------|------------------------|-------|---------|---------------------------|------------------------------------------------------|-------|------|-----------------------------------|------|--------------------------|------|--------------------------|------| | i i i i i i i i i i i i i i i i i i i | Req'd | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | | Read/Reset* | 1 | ХХХН | F0H | _ | _ | _ | | _ | | _ | | | | | Read/Reset* | 3 | 5555H | AAH | 2AAAH | 55H | 5555H | F0H | RA | RD | | _ | _ | _ | | Autoselect | 3 | 5555H | AAH | 2AAAH | 55H | 5555H | 90H | | | | • | | - | | Byte Program | 4 | 5555H | ААН | 2AAAH | 55H | 5555H | A0H | РА | PD | | _ | _ | - | | Chip Erase | 6 | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | Sector Erase | 6 | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA | 30H | | Sector Erase Suspend Erase can be suspended during sector erase with Addr (H or L). Data (B0) | | | | | (B0H) | | | | | | | | | | Sector Erase Resu | me | Erase | e can b | e resun | resumed after suspend with Addr (H or L). Data (30H) | | | | | | | | | Notes: 1. Address bits A<sub>0</sub> to A<sub>15</sub> = X = H or L for all address commands except for Program Address (PA) and Sector Address (SA). - 2. Bus operations are defined in Table 2. - 3. RA = Address of the memory location to be read. - PA = Address of the memory location to be programmed. Addresses are latched on the falling edge of the $\overline{\text{WE}}$ pulse. - SA = Address of the sector to be erased. The combination of A<sub>18</sub>, A<sub>17</sub>, and A<sub>16</sub> will uniquely select any sector. - 4. RD = Data read from location RA during read operation. - PD = Data to be programmed at location PA. Data is latched on the falling edge of WE. - \*: Either of the two reset commands will reset the device. #### **Command Definitions** Device operations are selected by writing specific address and data sequences into the command register. Writing incorrect address and data values or writing them in the improper sequence will reset the device to read mode. Table 5 defines the valid register command sequences. Note that the Erase Suspend (B<sub>0</sub>) and Erase Resume (30) commands are valid only while the Sector Erase operation is in progress. ## Read/Reset Command The read or reset operation is initiated by writing the read/reset command sequence into the command register. Microprocessor read cycles retrieve array data from the memory. The device remains enabled for reads until the command register contents are altered. The device will automatically power-up in the read/reset state. In this case, a command sequence is not required to read data. Standard microprocessor read cycles will retrieve array data. This default value ensures that no spurious alteration of the memory content occurs during the power transition. Refer to the AC Read Characteristics and Waveforms for the specific timing parameters. #### **Autoselect Command** Flash memories are intended for use in applications where the local CPU alters memory contents. As such, manufacture and device codes must be accessible while the device resides in the target system. PROM programmers typically access the signature codes by raising A<sub>8</sub> to a high voltage (VID = 11.5 V to 12.5 V). However, multiplexing high voltage onto the address lines is not generally desired system design practice. The device contains an autoselect command operation to supplement traditional PROM programming methodology. The operation is initiated by writing the autoselect command sequence into the command register. Following the command write, a read cycle from address XX00H retrieves the manufacture code of 04H. A read cycle from address XX01H returns the device code A4H. (See Table 3.) All manufacturer and device codes will exhibit odd parity with the MSB (DQ7) defined as the parity bit. Sector state (protection or unprotection) will be informed address XX02H. Scanning the sector addresses (A<sub>16</sub>, A<sub>17</sub>, A<sub>18</sub>) while (A<sub>6</sub>, A<sub>1</sub>, A<sub>0</sub>) = (0, 1, 0) will produce a logical "1" at device output DQ<sub>0</sub> for a protected sector. To terminate the operation, it is necessary to write the read/reset command sequence into the register. # **Byte Programming** The device is programmed on a byte-by-byte basis. Programming is a four bus cycle operation. There are two "unlock" write cycles. These are followed by the program set-up command and data write cycles. Addresses are latched on the falling edge of $\overline{CE}$ or $\overline{WE}$ , whichever happens later and the data is latched on the rising edge of $\overline{CE}$ or $\overline{WE}$ , whichever happens first. The rising edge of $\overline{CE}$ or $\overline{WE}$ (whichever happens first) begins programming. Upon executing the Embedded Program Algorithm command sequence the system is not required to provide further controls or timings. The device will automatically provide adequate internally generated program pulses and verify the programmed cell margin. The automatic programming operation is completed when the data on DQ $\tau$ is equivalent to data written to this bit (See Write Operation Status section.) at which time the device returns to the read mode and addresses are no longer latched. Therefore, the device requires that a valid address to the device be supplied by the system at this particular instance of time. Hence, $\overline{Data}$ Polling must be performed at the memory location which is being programmed. Any commands written to the chip during this period will be ignored. Programming is allowed in any sequence and across sector boundaries. Beware that a data "0" cannot be programmed back to a "1". Attempting to do so will probably hang up the device (Exceed timing limits.), or perhaps result in an apparent success according to the data polling algorithm but a read from reset/read mode will show that the data is still "0". Only erase operations can convert "0"s to "1"s. Figure 11 illustrates the Embedded Programming Algorithm using typical command strings and bus operations. ## **Chip Erase** Chip erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the chip erase command. Chip erase does not require the user to program the device prior to erase. Upon executing the Embedded Erase Algorithm command sequence the device automatically will program and verify the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. The automatic erase begins on the rising edge of the last $\overline{WE}$ pulse in the command sequence and terminates when the data on DQ7 is "1" (See Write Operation Status section.) at which time the device returns to read the mode. Figure 12 illustrates the Embedded Erase Algorithm using typical command strings and bus operations. #### **Sector Erase** Sector erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the sector erase command. The sector address (Any address location within the desired sector.) is latched on the falling edge of $\overline{\rm WE}$ , while the command (Data=30H) is latched on the rising edge of $\overline{\rm WE}$ . A time-out of 50 $\mu s$ from the rising edge of the last sector erase command will initiate the sector erase command(s). Multiple sectors may be erased concurrently by writing the six bus cycle operations as described above. This sequence is followed with writes of the Sector Erase command to addresses in other sectors desired to be concurrently erased. The time between writes must be less than 50 $\mu$ s, otherwise that command will not be accepted. It is recommended that processor interrupts be disabled during this time to guarantee this condition. The interrupts can be re-enabled after the last Sector Erase command is written. A time-out of 50 $\mu$ s from the rising edge of the last $\overline{\rm WE}$ will initiate the execution of the Sector Erase command(s). If another falling edge of the $\overline{\rm WE}$ occurs within the 50 $\mu$ s time-out window the timer is reset. (Monitor DQ3 to determine if the sector erase timer window is still open, see section DQ3, Sector Erase Timer.) Any command other than Sector Erase or Erase Suspend during this time-out period will reset the device to read mode, ignoring the previous command string. Resetting the device after it has begun execution will result in the data of the operated sectors being undefined (messed up). In that case, restart the erase on those sectors and allow them to complete. (Refer to the Write Operation Status section for Sector Erase Timer operation.) Loading the sector erase buffer may be done in any sequence and with any number of sectors (0 to 7). Sector erase does not require the user to program the device prior to erase. The device automatically programs all memory locations in the sector(s) to be erased prior to electrical erase. When erasing a sector or sectors the remaining unselected sectors are not affected. The system is not required to provide any controls or timings during these operations. The automatic sector erase begins after the 50 $\mu$ s time out from the rising edge of the $\overline{WE}$ pulse for the last sector erase command pulse and terminates when the data on DQ7 is "1" (See Write Operation Status section.) at which time the device returns to the read mode. During the execution of the Sector Erase command, only the Erase Suspend and Erase Resume commands are allowed. All other commands will reset the device to read mode. $\overline{Data}$ polling must be performed at an address within any of the sectors being erased. Figure 12 illustrates the Embedded Erase Algorithm using typical command strings and bus operations. #### **Erase Suspend** The Erase Suspend command allows the user to interrupt the chip and then do data reads (not program) from a non-busy sector while it is in the middle of a Sector Erase operation (which may take up to several seconds). This command is applicable ONLY during the Sector Erase operation and will be ignored if written during the chip Erase or Programming operation. The Erase Suspend command (Bo) will be allowed only during the Sector Erase Operation that will include the sector erase time-out period after the Sector Erase commands (30). Writing this command during the time-out will result in immediate termination of the time-out period. Any subsequent writes of the Sector Erase command will be taken as the Erase Resume command. Note that any other commands during the time out will reset the device to read mode. The addresses are DON' T CARES in writing the Erase Suspend or Erase Resume commands. When the Erase Suspend command is written during a Sector Erase operation, the chip will take between 0.1 µs to 10 µs to suspend the erase operation and go into erase suspended read mode (pseudo-read mode), during which the user can read from a sector that is NOT being erased. A read from a sector being erased may result in invalid data. The user must monitor the toggle bit to determine if the chip has entered the pseudo-read mode, at which time the toggle bit stops toggling. An address of a sector NOT being erased must be used to read the toggle bit, otherwise the user may encounter intermittent problems. Note that the user must keep track of what state the chip is in since there is no external indication of whether the chip is in pseudo-read mode or actual read mode. After the user writes the Erase Suspend command and waits until the toggle bit stops toggling, data reads from the device may then be performed. Any further writes of the Erase Suspend command at this time will be ignored. Every time an Erase Suspend command followed by an Erase Resume command is written, the internal (pulse) counters are reset. These counters are used to count the number of high voltage pulses the memory cell requires to program or erase. If the count exceeds a certain limit, then the DQ5 bit will be set (Exceeded Time Limit flag). This resetting of the counters is necessary since the Erase Suspend command can potentially interrupt or disrupt the high voltage pulses. To resume the operation of Sector Erase, the Resume command (30) should be written. Any further writes of the Resume command at this point will be ignored. Another Erase Suspend command can be written after the chip has resumed. # **Write Operation Status** Table 6 Hardware Sequence Flags | | Status | DQ7 | DQ6 | DQ5 | DQ <sub>3</sub> | DQ2 to DQ0 | |-------------------|----------------------------------------------------|------|--------|------|-----------------|------------------| | In progress | Auto-programming | DQ7 | Toggle | 0 | 0 | | | in progress | Program/Erase in Auto Erase | 0 | Toggle | 0 | 1 | | | Erase | Erase Suspend Read<br>(Erase Suspended Sector) | 1 | 1 | 0 | 0 | ( <del>D</del> ) | | Suspended<br>Mode | Erase Suspend Read<br>(Non-Erase Suspended Sector) | Data | Data | Data | Data | (D) | | Exceeded | Auto-Programming | DQ7 | Toggle | 1 | 0 | | | Time Limits | Program/Erase in Auto-Erase | 0 | Toggle | 1 | 1 | | Note: DQ<sub>0</sub>, DQ<sub>1</sub> and DQ<sub>2</sub> are reserve pins for future use. DQ<sub>4</sub> is for Fujitsu internal use only. # DQ7 # **Data Polling** The MBM29F040A device features Data Polling as a method to indicate to the host that the Embedded Algorithms are in progress or completed. During the Embedded Program Algorithm an attempt to read the device will produce the compliment of the data last written to DQ7. Upon completion of the Embedded Program Algorithm, an attempt to read the device will produce the true data last written to DQ7. During the Embedded Erase Algorithm, an attempt to read the device will produce a "0" at the DQ7 output. Upon completion of the Embedded Erase Algorithm an attempt to read the device will produce a "1" at the DQ7 output. The flowchart for $\overline{Data}$ Polling (DQ7) is shown in Figure 13. For chip erase, and sector erase the $\overline{Data}$ Polling is valid after the rising edge of the sixth $\overline{WE}$ pulse in the six write pulse sequence. For sector erase, the $\overline{Data}$ Polling is valid after the last rising edge of the sector erase $\overline{WE}$ pulse. $\overline{Data}$ Polling must be performed at sector address within any of the sectors being erased and not a protected sector. Otherwise, the status may not be valid. Once the Embedded Algorithm operation is close to being completed, the MBM29F040A data pins (DQ7) may change asynchronously while the output enable ( $\overline{OE}$ ) is asserted low. This means that the device is driving status information on DQ7 at one instant of time and then that byte's valid data at the next instant of time. Depending on when the system samples the DQ7 output, it may read the status or valid data. Even if the device has completed the Embedded Algorithm operation and DQ7 has a valid data, the data outputs on DQ0 to DQ6 may be still invalid. The valid data on DQ0 to DQ7 will be read on the successive read attempts. The $\overline{Data}$ Polling feature is only active during the Embedded Programming Algorithm, Embedded Erase Algorithm, or sector erase time-out (see Table 6). See Figure 8 for the Data Polling timing specifications and diagrams. #### DQ<sub>6</sub> # Toggle Bit The MBM29F040A also features the "Toggle Bit" as a method to indicate to the host system that the Embedded Algorithms are in progress or completed. During an Embedded Program or Erase Algorithm cycle, successive attempts to read ( $\overline{OE}$ toggling) data from the device will result in DQ6 toggling between one and zero. Once the Embedded Program or Erase Algorithm cycle is completed, DQ6 will stop toggling and valid data will be read on the next successive attempts. During programming, the Toggle Bit is valid after the rising edge of the fourth $\overline{WE}$ pulse in the four write pulse sequence. For chip erase and sector erase, the Toggle Bit is valid after the rising edge of the sixth $\overline{WE}$ pulse in the six write pulse sequence. For Sector erase, the Toggle Bit is valid after the last rising edge of the sector erase $\overline{WE}$ pulse. The Toggle Bit is active during the sector time out. In programming, if the sector being written to is protected, the toggle bit will toggle for about 2 $\mu$ s and then stop toggling without the data having changed. In erase, the device will erase all the selected sectors except for the ones that are protected. If all selected sectors are protected, the chip will toggle the toggle bit for about 100 $\mu$ s and then drop back into read mode, having changed none of the data. Either $\overline{CE}$ or $\overline{OE}$ toggling will cause the DQ6 to toggle. In addition, an Erase Suspend/Resume command will cause DQ6 to toggle. (See Figure 9 for the Toggle Bit timing specifications and diagrams.) #### DQ5 # **Exceeded Timing Limits** DQs will indicate if the program or erase time has exceeded the specified limits (internal pulse count). Under these conditions DQs will produce a "1". This is a failure condition which indicates that the program or erase cycle was not successfully completed. $\overline{Data}$ Polling is the only operating function of the device under this condition. The $\overline{CE}$ circuit will partially power down the device under these conditions (to approximately 2 mA). The $\overline{OE}$ and $\overline{WE}$ pins will control the output disable functions as described in Table 2. If this failure condition occurs during sector erase operation, it specifies that a particular sector is bad and it may not be reused, however, other sectors are still functional and may be used for the program or erase operation. The device must be reset to use other sectors. Write the Reset command sequence to the device, and then execute program or erase command sequence. This allows the system to continue to use the other active sectors in the device. If this failure condition occurs during the chip erase operation, it specifies that the entire chip is bad or combination of sectors are bad. If this failure condition occurs during the byte programming operation, it specifies that the entire sector containing that byte is bad and this sector may not be reused, (other sectors are still functional and can be reused). The DQs failure condition may also appear if a user tries to program a non blank location without erasing. In this case the device locks out and never completes the Embedded Algorithm operation. Hence, the system never reads a valid data on DQr bit and DQs never stops toggling. Once the device has exceeded timing limits, the DQs bit will indicate a "1." Please note that this is not a device failure condition since the device was incorrectly used. #### DQ<sub>3</sub> #### **Sector Erase Timer** After the completion of the initial sector erase command sequence the sector erase time-out will begin. DQ3 will remain low until the time-out is complete. $\overline{Data}$ Polling and Toggle Bit are valid after the initial sector erase command sequence. If $\overline{Data}$ Polling or the Toggle Bit indicates the device has been written with a valid erase command. DQ3 may be used to determine if the sector erase timer window is still open. If DQ3 is high ("1") the internally controlled erase cycle has begun; attempts to write subsequent commands to the device will be ignored until the erase operation is completed as indicated by $\overline{Data}$ Polling or Toggle Bit. If DQ3 is low ("0"), the device will accept additional sector erase commands. To insure the command has been accepted, the system software should check the status of DQ3 prior to and following each subsequent sector erase command. If DQ3 were high on the second status check, the command may not have been accepted. Refer to Table 6: Hardware Sequence Flags. # **Data Protection** The MBM29F040A is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transitions. During power up the device automatically resets the internal state machine in the Read mode. Also, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific multi-bus cycle command sequences. The device also incorporates several features to prevent inadvertent write cycles resulting form Vcc power-up and power-down transitions or system noise. ## Low Vcc Write Inhibit To avoid initiation of a write cycle during Vcc power-up and power-down, a write cycle is locked out for Vcc less than 3.2 V (typically 3.7 V). If Vcc < VLκο, the command register is disabled and all internal program/erase circuits are disabled. Under this condition the device will reset to the read mode. Subsequent writes will be ignored until the Vcc level is greater than VLκο. ## Write Pulse "Glitch" Protection Noise pulses of less than 5 ns (typical) on $\overline{OE}$ , $\overline{CE}$ , or $\overline{WE}$ will not initiate a write cycle. ## Logical Inhibit Writing is inhibited by holding any one of $\overline{OE} = VIL$ , $\overline{CE} = VIH$ , or $\overline{WE} = VIH$ . To initiate a write cycle $\overline{CE}$ and $\overline{WE}$ must be a logical zero while $\overline{OE}\;$ is a logical one. # **Power-Up Write Inhibit** Power-up of the device with $\overline{WE} = \overline{CE} = V_{IL}$ and $\overline{OE} = V_{IH}$ will not accept commands on the rising edge of $\overline{WE}$ . The internal state machine is automatically reset to the read mode on power-up. # ■ ABSOLUTE MAXIMUM RATINGS | Storage Temperature | 45 °C to +125 °C | |--------------------------------------------------------------------|-------------------------| | Ambient Temperature with Power Applied | –25 °C to +85 °C | | Voltage with Respect to Ground All pins except A <sub>9</sub> , OE | (Note 1)2.0 V to +7.0 V | | Vcc (Note 1) | –2.0 V to +7.0 V | | A9, OE (Note 2) | 2.0 V to +13.5 V | - Notes: 1. Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, inputs may negative overshoot Vss to -2.0 V for periods of up to 20 ns. Maximum DC voltage on output and I/O pins is Vcc +0.5 V. During voltage transitions, outputs may positive overshoot to Vcc +2.0 V for periods of up to 20 ns. - 2. Minimum DC input voltage on A9 and $\overline{OE}$ pins are -0.5 V. During voltage transitions, A9 and $\overline{OE}$ pins may negative overshoot Vss to -2.0 V for periods of up to 20 ns. Maximum DC input voltage on A9 and $\overline{OE}$ pins are +13.5 V which may overshoot to 14.0 V for periods of up to 20 ns. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. # **■** OPERATING RANGES | Commercial Devices | | |--------------------------------------------------------|----------------------------------------------| | Ambient Temperature (TA) | 0 °C to +70 °C | | Vcc Supply Voltages | | | Vcc for MBM29F040A-70 | +4.75 V to +5.25 V | | Vcc for MBM29F040A-90/-12 | +4.50 V to +5.50 V | | Operating ranges define those limits between which the | e functionality of the device is guaranteed. | # **■ MAXIMUM OVERSHOOT** # **■** DC CHARACTERISTICS # • TTL/NMOS Compatible | Parameter<br>Symbol | Parameter Description | Test Condition | Min. | Max. | Unit | |---------------------|--------------------------------------------------------------------|----------------------------------------------|------|---------|------| | lu | Input Leakage Current | Vin = Vss to Vcc, Vcc = Vcc Max. | | ±1.0 | μА | | lLO | Output Leakage Current | Vout = Vss to Vcc, Vcc = Vcc Max. | | ±1.0 | μА | | Ішт | A <sub>9</sub> , OE Inputs Leakage Current | Vcc = Vcc Max., As, $\overline{OE}$ = 12.0 V | | 50 | μА | | Icc1 | Vcc Active Current (Note 1) | CE = VIL, OE = VIH | | 40 | mA | | Icc2 | Vcc Active Current (Note 2) | CE = VIL, OE = VIH | | 60 | mA | | Iccs | Vcc Standby Current | Vcc = Vcc Max., СЕ = Vін | | 1.0 | mA | | VIL | Input Low Level | | -0.5 | 0.8 | ٧ | | Vıн | Input High Level | | 2.0 | Vcc+0.5 | ٧ | | VID | Voltage for Autoselect and Sector Protection (A <sub>9</sub> , OE) | Vcc = 5.0 V | 11.5 | 12.5 | ٧ | | Vol | Output Low Voltage Level | IoL = 12 mA, Vcc = Vcc Min. | _ | 0.45 | V | | Vон | Output High Voltage Level | loн = −2.5 mA, Vcc = Vcc Min. | 2.4 | | ٧ | | Vlко | Low Vcc Lock-Out Voltage | | 3.2 | 4.2 | ٧ | Notes: 1. The Icc current listed includes both the DC operating current and the frequency dependent component (at 6 MHz). The frequency component typically is 2 mA/MHz, with $\overline{\text{OE}}$ at VIH. 2. Icc active while Embedded Algorithm (program or erase) is in progress. # • CMOS Compatible | Parameter<br>Symbol | Parameter Description | Test Condition | Min. | Max. | Unit | |---------------------|-------------------------------------------------------|-----------------------------------------------------------|----------|---------|------| | lu | Input Leakage Current | Vin = Vss to Vcc, Vcc = Vcc Max. | | ±1.0 | μA | | lLO | Output Leakage Current | VOUT = Vss to Vcc, Vcc = Vcc Max. | • | ±1.0 | μА | | Ішт | A <sub>9</sub> , OE Inputs Leakage Current | Vcc = Vcc Max., A <sub>9</sub> , $\overline{OE}$ = 12.0 V | | 50 | μA | | lcc1 | Vcc Active Current (Note 1) | CE = VIL, OE = VIH | - | 40 | mA | | Icc2 | Vcc Active Current (Note 2) | CE = VIL, OE = VIH | | 60 | mA | | lcc3 | Vcc Standby Current | Vcc = Vcc Max., $\overline{\text{CE}}$ = Vcc±0.3 V | | 100 | μΑ | | VIL | Input Low Level | | -0.5 | 0.8 | ٧ | | Vін | Input High Level | | 0.7×Vcc | Vcc+0.3 | ٧ | | Vid | Voltage for Autoselect and Sector Protection (As, OE) | Vcc = 5.0 V | 11.5 | 12.5 | V | | Vol | Output Low Voltage Level | IoL = 12.0 mA, Vcc = Vcc Min. | | 0.45 | ٧ | | Vон1 | Output High Voltage Level | loн = -2.5 mA, Vcc = Vcc Min. | 0.85×Vcc | | ٧ | | Voн2 | Output High Voltage Level | Іон = –100 μA, Vcc = Vcc Min. | Vcc-0.4 | | V | | Vlko | Low Vcc Lock-out Voltage | | 3.2 | 4.2 | ٧ | Notes: 1. The lcc current listed includes both the DC operating current and the frequency dependent component (at 6 MHz). The frequency component typically is 2 mA/MHz, with $\overline{OE}$ at Vih. 2. Icc active while Embedded Algorithm (program or erase) is in progress. # **■** AC CHARACTERISTICS # • Read Only Operations Characteristics | Parameter<br>Symbol | | Description | Test Setup | | 70 | -90 | -12 | Unit | |---------------------|-------------|--------------------------------------------------------------------|------------------------------------------------------|------|----------|----------|----------|------| | JEDEC | Standard | <i>5</i> | | | (Note 1) | (Note 2) | (Note 2) | | | tavav | <b>t</b> RC | Read Cycle Time | | Min. | 70 | 90 | 120 | ns | | tavov | tacc | Address to Output Delay | $\overline{CE} = V_{IL}$<br>$\overline{OE} = V_{IL}$ | Max. | 70 | 90 | 120 | ns | | telav | tce | Chip Enable to Output Delay | OE = VIL | Max. | 70 | 90 | 120 | ns | | tGLQV | toE | Output Enable to Output Delay | | Max. | 30 | 35 | 50 | ns | | tenqz | tor | Chip Enable to Output High-Z | | Max. | 20 | 20 | 30 | ns | | tgнqz | tor | Output Enable to Output High-Z | | Max. | 20 | 20 | 30 | ns | | taxqx | tон | Output Hold Time From Addresses, CE or OE , Whichever Occurs First | | Min. | 0 | 0 | 0 | ns | ## Notes: 1. Test Conditions: Output Load: 1 TTL gate and 30 pF Input rise and fall times: 5 ns Input pulse levels: 0.0 V to 3.0 V Timing measurement reference level Input: 1.5 V Output: 1.5 V # 2. Test Conditions: Output Load: 1 TTL gate and 100 pF Input rise and fall times: 20 ns Input pulse levels: 0.45 V to 2.4 V Timing measurement reference level Input: 0.8 V and 2.0 V Output: 0.8 V and 2.0 V # Write/Erase/Program Operations Alternate WE Controlled Writes | Parameter Symbol | | Description | | | -70 | <b>-90</b> | -12 | Unit | |------------------|--------------------------------|-------------------------|-------------------------------------|------|-----|------------|-----|------| | JEDEC | Standard | Description | | | | -90 | -12 | Unit | | tavav | twc | Write Cycle | Write Cycle Time | | | 90 | 120 | ns | | tavw. | tas | Address S | etup Time | Min. | 0 | 0 | 0 | ns | | tw.ax | tah | Address H | old Time | Min. | 45 | 45 | 50 | ns | | to∨wн | tos | Data Setup | Time | Min. | 30 | 45 | 50 | ns | | twndx | tон | Data Hold | Time | Min. | 0 | 0 | 0 | ns | | | toes | Output Ena | able Setup Time | Min. | 0 | 0 | 0 | ns | | | — toeh Output Enable Hold Time | Enoble | Read | Min. | 0 | 0 | 0 | ns | | _ | | Toggle and Data Polling | Min. | 10 | 10 | 10 | ns | | | tgHw. | tghwL | | Read Recover Time Before Write | | 0 | 0 | 0 | ns | | telwl | tcs | CE Setup Time | | Min. | 0 | 0 | 0 | ns | | twhen | tсн | CE Hold Time | | Min. | 0 | 0 | 0 | ns | | twwh | twp | Write Pulse Width | | Min. | 35 | 45 | 50 | ns | | twhwL | twpн | Write Pulse | Write Pulse Width High | | 20 | 20 | 20 | ns | | twhwh1 | twhwh1 | Byte Progr | amming Operation | Тур. | 16 | 16 | 16 | μs | | twhwh2 | <b>.</b> | Sector Ero | se Operation (Note 1) | Тур. | 1.5 | 1.5 | 1.5 | sec | | LVVHVVH2 | twhwh2 | Sector Era | se Operation (Note 1) | Max. | 30 | 30 | 30 | sec | | | tvcs | Vcc Setup | Vcc Setup Time | | 50 | 50 | 50 | μs | | _ | <b>t</b> vLHT | Voltage Tra | Voltage Transition Time (Note 2) | | 4 | 4 | 4 | μs | | _ | twpp | Write Pulse | Write Pulse Width (Note 2) | | 100 | 100 | 100 | μs | | | toesp | OE Setup | OE Setup Time to WE Active (Note 2) | | | 4 | 4 | μs | | _ | tcsp | CE Setup | Fime to WE Active (Note 2) | Min. | 4 | 4 | 4 | μs | Notes: 1. This does not include the preprogramming time. 2. This timing is for Sector Protection operation. # Write/Erase/Program Operations Alternate CE Controlled Writes | Parameter Symbol | | Description | | | -70 | -90 | -12 | Unit | |------------------|------------------------------|--------------------------------|-------------------------|------|-----|-----|-----|------| | JEDEC | Standard | Description | | | -70 | 90 | -12 | Oill | | tavav | twc | Write Cycle | Write Cycle Time | | | 90 | 120 | ns | | tavel | tas | Address Se | etup Time | Min. | 0 | 0 | 0 | ns | | telax | tah | Address Ho | old Time | Min. | 45 | 45 | 50 | ns | | toveh | tos | Data Setup | Time | Min. | 30 | 45 | 50 | ns | | tenox | toн | Data Hold | Time | Min. | 0 | 0 | 0 | ns | | | toes | Output Ena | able Setup Time | Min. | 0 | 0 | 0 | ns | | | toeh Cutput Enable Hold Time | | Read | Min. | 0 | 0 | 0 | ns | | | | Hold<br>Time | Toggle and Data Polling | Min. | 10 | 10 | 10 | ns | | tGHEL | tGHEL | Read Recover Time Before Write | | Min. | 0 | 0 | 0 | ns | | twlel | tws | WE Setup | WE Setup Time | | 0 | 0 | 0 | ns | | tenwn | twн | WE Hold Ti | WE Hold Time | | 0 | 0 | 0 | ns | | telen | tcp | CE Pulse V | Vidth | Min. | 35 | 45 | 50 | ns | | teher | tсрн | CE Pulse V | Vidth High | Min. | 20 | 20 | 20 | ns | | twnwn1 | tw+w+1 | Byte Progra | amming Operation | Тур. | 16 | 16 | 16 | μs | | _ | tw-nw-12 | | | Тур. | 1.5 | 1.5 | 1.5 | sec | | twhwh2 | | Sector Eras | se Operation (Note) | Max. | 30 | 30 | 30 | sec | | _ | tvcs | Vcc Setup | Time | Min. | 50 | 50 | 50 | μs | Note: This does not include the preprogramming time. # ■ SWITCHING WAVEFORMS Key to Switching Waveforms Notes: 1. PA is address of the memory location to be programmed. - 2. PD is data to be programmed at byte address. - 3. $\overline{DQ_7}$ is the output of the complement of the data written to the device. - 4. Dour is the output of the data written to the device. - 5. Figure indicates last two bus cycles of four bus cycle sequence. Figure 6 Alternate WE Controlled Program Operation Timings Notes: 1. PA is address of the memory location to be programmed. - 2. PD is data to be programmed at byte address. - 3. DQ7 is the output of the complement of the data written to the device. - 4. Dour is the output of the data written to the device. - 5. Figure indicates last two bus cycles of four bus cycle sequence. Figure 7 Alternate CE Controlled Program Operation Timings **Table 7 Embedded Programming Algorithm** | Bus Operation | Command Sequence | Comment | |---------------|------------------|--------------------------------------| | Standby* | | | | Write | Program | Valid Address/Data Sequence | | Read | | Data Polling to Verify Programming | | Standby* | | Compare Data Output to Data Expected | <sup>\*:</sup> Device is either powered-down, erase inhibit or program inhibit. Table 8 Embedded Erase Algorithm | Bus Operation | Command Sequence | Comment | |---------------|------------------|--------------------------------| | Standby* | | | | Write | Erase | | | Read | | Data Polling to Verify Erasure | | Standby* | | Compare Output to FFH | <sup>\*:</sup> Device is either powered-down, erase inhibit or program inhibit. Note: DQ7 is rechecked even if DQ5 = "1" because DQ7 may change simultaneously with DQ5. Figure 14 Data Polling Algorithm Note: DQs is rechecked even if DQs = "1" because DQs may stop toggling at the same time as DQs changing to "1". Figure 15 Toggle Bit Algorithm # **■ ERASE AND PROGRAMMING PERFORMANCE** | Parameter | Limit | | | Unit | Comment | |-----------------------|---------|-----------|------|--------|-------------------------------------------| | raiametei | Min. | Тур. | Max. | | Comment | | Sector Erase Time | | 1.5 | 30 | sec | Excludes 00H programming prior to erasure | | Byte Programming Time | | 16 | 1000 | μs | Excludes system-level over-<br>head | | Chip Programming Time | | 8.5 | 50 | sec | Excludes system-level over-<br>head | | Erase/Program Cycle | 100,000 | 1,000,000 | | Cycles | | # **■ TSOP PIN CAPACITANCE** | Parameter<br>Symbol | Parameter Description | Test Setup | Тур. | Max. | Unit | |---------------------|-------------------------|------------|------|------|------| | Cin | Input Capacitance | Vin = 0 | 6 | 7.5 | ρF | | Соит | Output Capacitance | Vout = 0 | 8.5 | 12 | pF | | CIN2 | Control Pin Capacitance | Vin = 0 | 7.5 | 9 | pF | Note: Test conditions T<sub>A</sub> = 25 °C, f = 1.0 MHz # **■ PLCC PIN CAPACITANCE** | Parameter<br>Symbol | Parameter Description | Test Setup | Тур. | Max. | Unit | |---------------------|-------------------------|------------|------|------|------| | Cin | Input Capacitance | VIN = 0 | 4 | 6 | pF | | Соит | Output Capacitance | Vout = 0 | 8 | 12 | pF | | Cin2 | Control Pin Capacitance | VIN = 0 | 8 | 12 | pF | Note: Test conditions T<sub>A</sub> = 25 °C, f = 1.0 MHz # **PACKAGE DIMENSIONS** # **FUJITSU LIMITED** For further information please contact: ## Japan FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices KAWASAKI PLANT, 4-1-1, Kamikodanaka Nakahara-ku, Kawasaki-shi Kanagawa 211-88, Japan Tel: (044) 754-3753 Fax: (044) 754-3329 #### North and South America FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, U.S.A. Tel: (408) 922-9000 Fax: (408) 432-9044/9045 #### Europe FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6–10 63303 Dreieich–Buchschlag Germany Tel: (06103) 690-0 Fax: (06103) 690-122 #### **Asia Pacific** FUJITSU MICROELECTRONICS ASIA PTE. LIMITED No. 51 Bras Basah Road, Plaza By The Park, #06-04 to #06-07 Singapore 189554 Tel: 336-1600 Fax: 336-1609 Fujitsu reserves the right to change products or specifications No part of this publication may be copied or reproduced in any form or by any means, or transferred to any third party without prior written consent of Fujitsu. #### P9604 © FUJITSU LIMITED Printed in Japan All Rights Reserved. without notice. Circuit diagrams utilizing Fujitsu products are included as a means of illustrating typical semiconductor applications. Complete Information sufficient for construction purposes is not necessarily given. The information contained in this document has been carefully checked and is believed to be reliable. However, Fujitsu assumes no responsibility for inaccuracies. The information contained in this document does not convey any license under the copyrights, patent rights or trademarks claimed and owned by Fujitsu. No part of this publication may be copied or reproduced in any