|                                                            |                                                                                                                                                          |                                   |         |                  |               |                                                                              |                                   | F  | REVISI                                                           | ONS      |                                         |   |       |                  |                |     |       |       |    |    |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------|------------------|---------------|------------------------------------------------------------------------------|-----------------------------------|----|------------------------------------------------------------------|----------|-----------------------------------------|---|-------|------------------|----------------|-----|-------|-------|----|----|
| LTR                                                        | DESCRIPTION                                                                                                                                              |                                   |         |                  |               |                                                                              |                                   | DA | ATE (YI                                                          | R-MO-    | DA)                                     |   | APPF  | ROVED            |                |     |       |       |    |    |
| А                                                          | Changes in accordance with NOR 5962-R144-97.                                                                                                             |                                   |         |                  |               |                                                                              |                                   |    |                                                                  | 96-1     | 12-10                                   |   | М     | onica L          | Poelk          | ing |       |       |    |    |
| В                                                          | Incorporate Revision A. Update boilerplate to MIL-PRF-3853<br>LTG                                                                                        |                                   |         |                  |               | 35 requ                                                                      | requirements. – 01-09-04 Thomas M |    |                                                                  | M. He    | ss                                      |   |       |                  |                |     |       |       |    |    |
| С                                                          | switc                                                                                                                                                    | hing wa                           | aveforr |                  | test cir      | cuit. U                                                                      |                                   |    |                                                                  |          | hange figure 4,<br>ne latest 07-11-07 T |   |       | Thomas M Hess    |                |     |       |       |    |    |
| D                                                          | Update radiation features in section 1.5 and SEP test limits function of pin 10 in figure 1. Update boilerplate paragraph MIL-PRF-38535 requirements MAA |                                   |         |                  |               |                                                                              |                                   |    |                                                                  | 11-04-19 |                                         |   | ı     | David J. Corbett |                |     |       |       |    |    |
|                                                            |                                                                                                                                                          |                                   |         |                  |               |                                                                              |                                   |    |                                                                  |          |                                         |   |       |                  |                |     |       |       |    |    |
| REV                                                        |                                                                                                                                                          |                                   |         |                  |               |                                                                              |                                   |    |                                                                  |          |                                         |   |       |                  |                |     |       |       |    |    |
| SHEET                                                      |                                                                                                                                                          |                                   |         |                  |               |                                                                              |                                   |    |                                                                  |          |                                         |   |       |                  |                |     |       |       |    |    |
| REV                                                        | D                                                                                                                                                        | D                                 | D       | D                |               |                                                                              |                                   |    |                                                                  |          |                                         |   |       |                  |                |     |       |       |    |    |
| SHEET                                                      | 15                                                                                                                                                       | 16                                | 17      | 18               |               |                                                                              |                                   |    |                                                                  |          |                                         |   |       |                  |                |     |       |       |    |    |
| REV STATUS                                                 | •                                                                                                                                                        | •                                 |         | REV              | /             | •                                                                            | D                                 | D  | D                                                                | D        | D                                       | D | D     | D                | D              | D   | D     | D     | D  | D  |
| OF SHEETS                                                  |                                                                                                                                                          |                                   |         | SHE              | ET            |                                                                              | 1                                 | 2  | 3                                                                | 4        | 5                                       | 6 | 7     | 8                | 9              | 10  | 11    | 12    | 13 | 14 |
| PMIC N/A                                                   |                                                                                                                                                          |                                   | Than    | PAREI<br>ih V. N | guyen         |                                                                              |                                   |    |                                                                  |          |                                         |   |       |                  | O MAF<br>O 432 |     |       |       |    |    |
| STANDARD<br>MICROCIRCUIT<br>DRAWING                        |                                                                                                                                                          |                                   | CHE     | CKED<br>hanh V   | BY<br>'. Nguy | en                                                                           |                                   |    | COLUMBUS, OHIO 43218-3990<br>http://www.dscc.dla.mil/            |          |                                         |   |       |                  |                |     |       |       |    |    |
| THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL<br>DEPARTMENTS |                                                                                                                                                          | APPROVED BY<br>Monica L. Poelking |         |                  |               | MICROCIRCUIT, DIGITAL, ADVANCED CMOS, RADIATION HARDENED, DUAL J-K FLIP-FLOP |                                   |    |                                                                  |          |                                         |   |       |                  |                |     |       |       |    |    |
| AND AGENCIES OF THE<br>DEPARTMENT OF DEFENSE               |                                                                                                                                                          |                                   | DRA     | WING             |               | OVAL E<br>04-12                                                              | DATE                              |    | WITH CLEAR AND PRESET, TTL COMPATIBLE INPUTS, MONOLITHIC SILICON |          |                                         |   |       | Ξ                |                |     |       |       |    |    |
|                                                            |                                                                                                                                                          |                                   |         | REV              | ISION         | LEVEL                                                                        | )                                 |    |                                                                  |          | ZE<br><b>\</b>                          |   | GE CC |                  |                | !   | 5962· | -9654 | 1  |    |
| AM                                                         | SC N/A                                                                                                                                                   | L                                 |         |                  |               | '                                                                            | _                                 |    |                                                                  | <u>′</u> | •                                       |   |       |                  | <u> </u>       |     |       |       |    |    |
|                                                            |                                                                                                                                                          |                                   |         |                  |               |                                                                              |                                   |    |                                                                  |          |                                         |   | SHEE  | -T 1             | OF 18          | 3   |       |       |    |    |

# 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example









1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.

1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u>                                                                           |
|-------------|----------------|---------------------------------------------------------------------------------------------------|
| 01          | 54ACTS109      | Radiation hardened, dual J- $\overline{K}$ flip-flop with clear and preset. TTL compatible inputs |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

Device class

Device requirements documentation

Μ

Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535,

appendix A

Q or V

Certification and qualification to MIL-PRF-38535

1.2.4 <u>Case outlines</u>. The case outlines are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style |
|----------------|------------------------|------------------|---------------|
| E              | GDIP1-T16 or CDIP2-T16 | 16               | Dual-in-line  |
| Χ              | CDFP4-F16              | 16               | Flat pack     |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

| STANDARD              |
|-----------------------|
| MICROCIRCUIT DRAWING  |
| DLA LAND AND MARITIME |

COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-96541 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>D | SHEET 2    |

# 1.3 Absolute maximum ratings. 1/2/3/

| Supply voltage range (V <sub>DD</sub> )                 | 0.3 V dc to +7.0 V dc                  |
|---------------------------------------------------------|----------------------------------------|
| DC input voltage range (V <sub>IN</sub> )               | 0.3 V dc to V <sub>DD</sub> + 0.3 V dc |
| DC output voltage range (V <sub>OUT</sub> )             | 0.3 V dc to V <sub>DD</sub> + 0.3 V dc |
| DC input current, any one input (I <sub>IN</sub> )      | ±10 mA                                 |
| Latch-up immunity current (I <sub>LU</sub> )            | ±150 mA                                |
| Storage temperature range (T <sub>STG</sub> )           |                                        |
| Lead temperature (soldering, 5 seconds)                 | +300°C                                 |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> ) | See MIL-STD-1835                       |
| Junction temperature (T <sub>J</sub> )                  | +175°C                                 |
| Maximum package power dissipation (P <sub>D</sub> )     |                                        |
|                                                         |                                        |
|                                                         |                                        |

# 1.4 Recommended operating conditions. 2/3/

| Supply voltage range (V <sub>DD</sub> )                                                        | +4.5 V dc to +5.5 V dc       |
|------------------------------------------------------------------------------------------------|------------------------------|
| Input voltage range (V <sub>IN</sub> )                                                         | +0.0 V dc to V <sub>DD</sub> |
| Output voltage range (V <sub>OUT</sub> )                                                       |                              |
| Case operating temperature range (T <sub>C</sub> )                                             |                              |
| Maximum input rise or fall time at $V_{DD} = 4.5 \text{ V}$ (t <sub>r</sub> , t <sub>f</sub> ) |                              |

## 1.5 Radiation features. 5/

| Maximum total dose available (dose rate = 50 – 300 rads (Si)/s)                                                   | 1 X 10 <sup>6</sup> rads (Si)                 |
|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| Single event phenomenon (SEP):                                                                                    |                                               |
| No SEL at an effective LET (see 4.4.4.4)  No SEU at an effective LET (see 4.4.4.4)  Dose rate upset (20 ns pulse) | ≤ 80 MeV/(mg/cm <sup>2</sup> ) <u>6</u> /     |
| No SEU at an effective LET (see 4.4.4.4)                                                                          | ≤ 80 MeV/(mg/cm²) <u>6</u> /                  |
| Dose rate upset (20 ns pulse)                                                                                     | > 1 x 10 <sup>9</sup> rads (Si)/s 6/          |
| Dose rate induced Latch-up                                                                                        | None 6/                                       |
| Dose rate survivability                                                                                           | > 1 x 10 <sup>12</sup> rads (Si)/s <u>6</u> / |

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-96541 |
|-------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                               |                  | REVISION LEVEL<br>D | SHEET 3    |

<sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

<sup>2/</sup> Unless otherwise noted, all voltages are referenced to Vss.

<sup>3/</sup> The limits for the parameters specified herein shall apply over the full specified V<sub>DD</sub> range and case temperature range of -55°C to +125°C unless otherwise noted.

 $<sup>\</sup>underline{4}$ / Derate system propagation delays by difference in rise time to switch point for  $t_r$  or  $t_f > 1$  ns/V.

<sup>5/</sup> Radiation testing is performed on the standard evaluation circuit.

<sup>6/</sup> Limits are guaranteed by design or process but not production tested unless specified by the customer through the purchase order or contract.

## 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="https://assist.daps.dla.mil/quicksearch/">https://assist.daps.dla.mil/quicksearch/</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

## ASTM INTERNATIONAL (ASTM)

ASTM F1192 - Standard Guide for the Measurement of Single Event Phenomena (SEP) Induced by Heavy Ion Irradiation of semiconductor Devices.

(Copies of these documents are available online at <a href="http://www.astm.org">http://www.astm.org</a> or from ASTM International, 100 Barr Harbor Drive, P.O. Box C700, West Conshohocken, PA, 19428-2959).

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 2.
  - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3.
  - 3.2.5 Switching waveforms and test circuits. The switching waveforms and test circuits shall be as specified on figure 4.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-96541 |
|-------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                               |                  | REVISION LEVEL<br>D | SHEET<br>4 |

- 3.2.6 Irradiation test connections. The irradiation test connections shall be as specified in table III.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table IA and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are described in table IA.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DLA Land and Maritime -VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DLA Land and Maritime-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DLA Land and Maritime, DLA Land and Maritime 's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M.</u> Device class M devices covered by this drawing shall be in microcircuit group number 38 (see MIL-PRF-38535, appendix A).

| STANDARD                    |  |  |  |  |  |
|-----------------------------|--|--|--|--|--|
| <b>MICROCIRCUIT DRAWING</b> |  |  |  |  |  |
| DLA LAND AND MARITIME       |  |  |  |  |  |
| COLUMBUS, OHIO 43218-3990   |  |  |  |  |  |

| SIZE<br><b>A</b> |                     | 5962-96541 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>D | SHEET 5    |

| TABLE IA. <u>Electrical performance characteristics</u> . |                                |                                                                                                                                                                                                      |                                                                                                              |                |          |           |      |               |      |
|-----------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------|----------|-----------|------|---------------|------|
| Test                                                      | Symbol                         |                                                                                                                                                                                                      | Test conditions 1/                                                                                           | Device<br>type | $V_{DD}$ | Group A   | Limi | ts <u>2</u> / | Unit |
|                                                           |                                |                                                                                                                                                                                                      | $-55^{\circ}\text{C} \le T_{\text{C}} \le +125^{\circ}\text{C}$ unless otherwise specified                   |                |          | subgroups | Min  | Max           |      |
| High level input                                          | V <sub>IH</sub>                |                                                                                                                                                                                                      |                                                                                                              | All            | 4.5 V    | 1, 2, 3   | 2.25 |               | V    |
| voltage                                                   |                                |                                                                                                                                                                                                      | M, D, P, L, R, F, G, H <u>3</u> /                                                                            | All            |          | 1         | 2.25 |               |      |
|                                                           |                                |                                                                                                                                                                                                      |                                                                                                              | All            | 5.5 V    | 1, 2, 3   | 2.75 |               |      |
|                                                           |                                |                                                                                                                                                                                                      | M, D, P, L, R, F, G, H <u>3</u> /                                                                            | All            |          | 1         | 2.75 |               |      |
| Low level input                                           | V <sub>IL</sub>                |                                                                                                                                                                                                      |                                                                                                              | All            | 4.5 V    | 1, 2, 3   |      | 0.8           | V    |
| voltage                                                   |                                |                                                                                                                                                                                                      | M, D, P, L, R, F, G, H <u>3</u> /                                                                            | All            |          | 1         |      | 0.8           |      |
|                                                           |                                |                                                                                                                                                                                                      |                                                                                                              | All            | 5.5 V    | 1, 2, 3   |      | 0.8           |      |
|                                                           |                                |                                                                                                                                                                                                      | M, D, P, L, R, F, G, H <u>3</u> /                                                                            | All            |          | 1         |      | 0.8           |      |
| High level output voltage                                 | voltage und                    |                                                                                                                                                                                                      | outs affecting output<br>st, $V_{IN} = V_{DD}$ or $V_{SS}$<br>ner inputs $V_{IN} = V_{DD}$ or $V_{SS}$<br>mA | All            | 4.5 V    | 1, 2, 3   | 3.15 |               | V    |
|                                                           |                                |                                                                                                                                                                                                      | M, D, P, L, R, F, G, H <u>3</u> /                                                                            | All            |          | 1         | 3.15 |               |      |
| Low level output voltage                                  | V <sub>OL</sub>                | For all inputs affecting output under test, V <sub>IN</sub> = V <sub>DD</sub> or V <sub>SS</sub> For all other inputs V <sub>IN</sub> = V <sub>DD</sub> or V <sub>SS</sub> $I_{OL} = 8.0 \text{ mA}$ |                                                                                                              | All            | 4.5 V    | 1, 2, 3   |      | 0.4           | V    |
|                                                           |                                |                                                                                                                                                                                                      | M, D, P, L, R, F, G, H <u>3</u> /                                                                            | All            |          | 1         |      | 0.4           |      |
| Input current high                                        | I <sub>IH</sub>                | For input<br>For all oth<br>V <sub>IN</sub> = V <sub>D</sub>                                                                                                                                         |                                                                                                              | All            | 5.5 V    | 1, 2, 3   |      | +1.0          | μА   |
|                                                           |                                |                                                                                                                                                                                                      | M, D, P, L, R, F, G, H <u>3</u> /                                                                            | All            |          | 1         |      | +1.0          |      |
| Input current low                                         | I <sub>IL</sub>                | For input<br>For all oth<br>V <sub>IN</sub> = V <sub>D</sub>                                                                                                                                         |                                                                                                              | All            | 5.5 V    | 1, 2, 3   |      | -1.0          | μА   |
|                                                           |                                |                                                                                                                                                                                                      | M, D, P, L, R, F, G, H <u>3</u> /                                                                            | All            |          | 1         |      | -1.0          |      |
| Quiescent supply<br>current delta,<br>TTL input levels    | Δl <sub>DD</sub><br><u>4</u> / | For input V <sub>IN</sub> = V <sub>DD</sub> For all oth V <sub>IN</sub> = V <sub>DD</sub>                                                                                                            | ner inputs                                                                                                   | All            | 5.5 V    | 1, 2, 3   |      | 1.6           | mA   |
|                                                           |                                |                                                                                                                                                                                                      | M, D, P, L, R, F, G, H <u>3</u> /                                                                            | All            |          |           |      | 1.6           |      |
| Quiescent supply<br>current                               | $I_{DDQ}$                      | $V_{IN} = V_{DD}$                                                                                                                                                                                    | or V <sub>SS</sub>                                                                                           | All            | 5.5 V    | 1, 2, 3   |      | 10.0          | μА   |
| -                                                         | <u> </u>                       |                                                                                                                                                                                                      | M, D, P, L, R, F, G, H <u>3</u> /                                                                            | All            |          | 1         |      | 10.0          |      |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96541 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 6    |

| TABLE IA. <u>Electrical performance characteristics</u> – Continued. |                                          |                                                                               |        |                       |           |      |               |            |
|----------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------|--------|-----------------------|-----------|------|---------------|------------|
| Test                                                                 | Symbol                                   | Test conditions 1/                                                            | Device | $V_{DD}$              | Group A   | Limi | ts <u>2</u> / | Unit       |
|                                                                      |                                          | $-55$ °C ≤ $T_C$ ≤ +125°C unless otherwise specified                          | type   |                       | subgroups | Min  | Max           |            |
| Output current<br>(Sink)                                             | I <sub>OL</sub><br><u>5</u> /            | $V_{IN} = V_{DD}$ or $V_{SS}$ , $V_{OL} = 0.4 \text{ V}$                      | All    | 4.5 V<br>and<br>5.5 V | 1, 2, 3   | 8.0  |               | mA         |
| Output current<br>(Source)                                           | I <sub>ОН</sub><br><u>5</u> /            | $V_{IN} = V_{DD}$ or $V_{SS}$ , $V_{OH} = V_{DD}$ -0.4 V                      | All    | 4.5 V<br>and<br>5.5 V | 1, 2, 3   | -8.0 |               | mA         |
| Short circuit output current                                         | I <sub>OS</sub><br><u>6</u> / <u>7</u> / | $V_{OUT} = V_{DD}$ and $V_{SS}$                                               | All    | 5.5 V                 | 1, 2, 3   | -200 | +200          | mA         |
| Input capacitance                                                    | C <sub>IN</sub>                          | f = 1 MHz, see 4.4.1c                                                         | All    | 0.0 V                 | 4         |      | 15.0          | pF         |
| Output capacitance                                                   | C <sub>OUT</sub>                         | f = 1 MHz, see 4.4.1c                                                         | All    | 0.0 V                 | 4         |      | 15.0          | pF         |
| Switching power dissipation                                          | P <sub>SW</sub> <u>8</u> /               | C <sub>L</sub> = 50 pF, per switching output                                  | All    | 4.5 V<br>and<br>5.5 V | 4, 5, 6   |      | 2.0           | mW/<br>MHz |
| Functional test                                                      | <u>9</u> /                               | V <sub>IH</sub> = 0.5 V <sub>DD</sub> , V <sub>IL</sub> = 0.8 V<br>See 4.4.1b | All    | 4.5 V<br>and<br>5.5 V | 7, 8      | L    | Н             |            |
|                                                                      |                                          | M, D, P, L, R, F, G, H <u>3</u> /                                             | All    | 5.5 V                 | 7         | L    | Н             |            |
| Propagation delay                                                    | t <sub>PLH1</sub>                        | C <sub>L</sub> = 50 pF, see figure 4                                          | All    | 4.5 V                 | 9, 10, 11 | 4.0  | 23.0          | ns         |
| time, CLKn to Qn or $\overline{\mathrm{Qn}}$                         | <u>10</u> /                              | M, D, P, L, R, F, G, H <u>3</u> /                                             | All    | and<br>4.5 V          | 9         | 4.0  | 23.0          |            |
|                                                                      | t <sub>PHL1</sub>                        | C <sub>L</sub> = 50 pF, see figure 4                                          | All    | 4.5 V                 | 9, 10, 11 | 5.0  | 27.0          |            |
|                                                                      | <u>10</u> /                              | M, D, P, L, R, F, G, H <u>3</u> /                                             | All    | and<br>5.5 V          | 9         | 5.0  | 27.0          |            |
| Propagation delay time, PREn to Qn                                   | t <sub>PLH2</sub><br>10/                 | C <sub>L</sub> = 50 pF, see figure 4                                          | All    | 4.5 V<br>and          | 9, 10, 11 | 1.0  | 16.0          | ns         |
| time, FREII to QII                                                   | <u>10</u> /                              | M, D, P, L, R, F, G, H <u>3</u> /                                             | All    | 4.5 V                 | 9         | 1.0  | 16.0          |            |
| Propagation delay time, PREn to Qn                                   | t <sub>PHL2</sub>                        | C <sub>L</sub> = 50 pF, see figure 4                                          | All    | 4.5 V<br>and          | 9, 10, 11 | 1.0  | 19.0          | ns         |
| unie, PREII to Qii                                                   | <u>10</u> /                              | M, D, P, L, R, F, G, H <u>3</u> /                                             | All    | 4.5 V                 | 9         | 1.0  | 19.0          |            |
| Propagation delay time, CLRn to Qn                                   | t <sub>PLH3</sub> <u>10</u> /            | C <sub>L</sub> = 50 pF, see figure 4                                          | All    | 4.5 V<br>and          | 9, 10, 11 | 2.0  | 16.0          | ns         |
| unie, cern to qu                                                     | 10/                                      | M, D, P, L, R, F, G, H <u>3</u> /                                             | All    | 4.5 V                 | 9         | 2.0  | 16.0          |            |

See footnotes at end of table.

t<sub>PHL3</sub> 10/

 $C_L$  = 50 pF, see figure 4

M, D, P, L, R, F, G, H  $\underline{3}$ /

Propagation delay time, CLRn to Qn

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96541 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 7    |

All

ΑII

4.5 V

and

4.5 V

9, 10, 11

9

2.0

2.0

19.0

19.0

ns

TABLE IA. Electrical performance characteristics – Continued.

| Test                              | Symbol           | Test conditions 1/                   |                                                                     | Device<br>type | $V_{DD}$                          | Group A   | Limit        | ts <u>2</u> / | Unit |  |  |
|-----------------------------------|------------------|--------------------------------------|---------------------------------------------------------------------|----------------|-----------------------------------|-----------|--------------|---------------|------|--|--|
|                                   |                  |                                      | $-55^{\circ}C \le T_C \le +125^{\circ}C$ unless otherwise specified |                |                                   | subgroups | Min          | Max           |      |  |  |
| Maximum clock frequency           | f <sub>MAX</sub> | C <sub>L</sub> = 50 p                | C <sub>L</sub> = 50 pF, see figure 4                                |                | 4.5 V<br>and<br>5.5 V             | 9, 10, 11 |              | 62.0          | MHz  |  |  |
| Setup time, data                  | t <sub>S1</sub>  | C <sub>L</sub> = 50 p                | F, see figure 4                                                     | All            | 4.5 V                             | 9, 10, 11 | 5.0          |               | ns   |  |  |
| high or low<br>_before CLKn↑      |                  |                                      | M, D, P, L, R, F, G, H <u>3</u> /                                   | All            | and<br>5.5 V                      | 9         | 5.0          |               |      |  |  |
| Setup time, PREn                  | t <sub>S2</sub>  | $C_L = 50 \text{ pF}$ , see figure 4 |                                                                     | All            | 4.5 V                             | 9, 10, 11 | 5.0          |               | ns   |  |  |
| or CLRn, inactive<br>before CLKn↑ |                  |                                      | M, D, P, L, R, F, G, H <u>3</u> /                                   | All            | and<br>5.5 V                      | 9         | 5.0          |               |      |  |  |
| Hold time, data high or low after | t <sub>h</sub>   | C <sub>L</sub> = 50 p                | F, see figure 4                                                     | All            | 4.5 V                             | 9, 10, 11 | 3.0          |               | ns   |  |  |
| CLKn↑                             | <u>11</u> /      |                                      | M, D, P, L, R, F, G, H <u>3</u> /                                   | All            | and<br>4.5 V                      | 9         | 3.0          |               |      |  |  |
| CLKn pulse width, high or low     | t <sub>W1</sub>  | C <sub>L</sub> = 50 p                | F, see figure 4                                                     | All            | 4.5 V                             | 9, 10, 11 | 8.0          |               | ns   |  |  |
| Ingit of low                      |                  |                                      | M, D, P, L, R, F, G, H <u>3</u> /                                   | All            | and<br>5.5 V                      | 9         | 8.0          |               |      |  |  |
| PREn or CLRn                      | t <sub>w2</sub>  | C <sub>L</sub> = 50 p                | F, see figure 4                                                     | All            | 4.5 V                             | 9, 10, 11 | 8.0          |               | ns   |  |  |
| pulse width, low                  |                  |                                      |                                                                     |                | M, D, P, L, R, F, G, H <u>3</u> / | All       | and<br>5.5 V | 9             | 8.0  |  |  |

- $\underline{1}$ / Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table IA herein. Output terminals not designated shall be high level logic, low level logic, or open, except for the  $I_{DDQ}$  and  $\Delta I_{DD}$  tests, the output terminals shall be open. When performing the  $I_{DDQ}$  and  $\Delta I_{DD}$  tests, the current meter shall be placed in the circuit such that all current flows through the meter.
- 2/ For negative and positive voltage and current values, the sign designates the potential difference in reference to V<sub>SS</sub> and the direction of current flow respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein.
- 3/ RHA parts supplied to this drawing have been characterized through all levels M, D, P, L, R, F, G, and H of irradiation. However, this device is only tested at the 'H' level.

Pre and Post irradiation values are identical unless otherwise specified in table IA. When performing post irradiation electrical measurements for any RHA level,  $T_A = +25^{\circ}C$ .

- 4/ This test may be performed either one input at a time (preferred method) or with all input pins simultaneously at  $V_{IN} = V_{DD} 2.1 \text{ V}$  (alternate method). Classes Q and V shall use the preferred method. When the test is performed using the alternate test method, the maximum limit is equal to the number of inputs at a high TTL input level times 1.6 mA; and the preferred method and limits are guaranteed. For the preferred method, a minimum of one input shall be tested. All other inputs shall be guaranteed, if not tested, to the limits specified in table IA, herein.
- 5/ This test is guaranteed based on characterization data but not tested.
- 6/ This parameter is supplied as design limit but not guaranteed or tested.
- $\underline{7}$ / No more than one output should be shorted at a time for a maximum duration of one second.

| STANDARD MICROCIRCUIT DRAWING                      | SIZE<br><b>A</b> |                     | 5962-96541 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 8    |

# TABLE IA. <u>Electrical performance characteristics</u> – Continued.

- This value is calculated during the design/qualification process and is supplied as a design limit but is not tested.
- The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2 herein. For Vout measurements, L  $\leq$  0.5 V and H  $\geq$  4.0 V and are tested at V<sub>DD</sub> = 4.5 V and V<sub>DD</sub> = 5.5 V.
- 10/ For propagation delay tests, all paths must be tested.
- 11/ Based on characterization, hold time ( $t_h$ ) of 0 ns can be assumed if the data setup time ( $t_{S1}$ ) is  $\geq$  10 ns. This is guaranteed but not tested.

TABLE IB. SEP test limits. 1/ 2/

| Device | V <sub>DD</sub> = 4                          | Bias for                                  |                                                                                        |
|--------|----------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------|
| type   | Effective LET<br>No upsets<br>[MeV/(mg/cm²)] | Maximum device cross section              | latch-up test<br>V <sub>DD</sub> = 5.5 V<br>No latch-up<br>LET = <u>4</u> / <u>5</u> / |
| All    | LET ≤ 80                                     | 6 x 10 <sup>-9</sup> cm <sup>2</sup> /bit | LET ≤ 80                                                                               |

- For SEP test conditions, see 4.4.4.4 herein.
- Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and qualifying activity.
- Tested for upsets at worse case temperature,  $T_A$  = +25°C  $\pm$  10°C.
- Tested at worst case temperature,  $T_A$  = +125°C  $\pm$  10°C for latch-up. Tested to a LET  $\geq$  80 MeV/(mg/cm²) with no latch-up (SEL).

| STANDARD                    |  |  |  |  |  |
|-----------------------------|--|--|--|--|--|
| <b>MICROCIRCUIT DRAWING</b> |  |  |  |  |  |
| DLA LAND AND MARITIME       |  |  |  |  |  |
| COLUMBUS, OHIO 43218-3990   |  |  |  |  |  |

| SIZE<br><b>A</b> |                     | 5962-96541 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>D | SHEET<br>9 |

| Device type        |                        |                    |                        |
|--------------------|------------------------|--------------------|------------------------|
| Case outlines      |                        |                    |                        |
| Terminal<br>number | Terminal<br>symbol     | Terminal<br>symbol |                        |
| 1                  | CLR1                   | 9                  | Q2                     |
| 2                  | J1                     | 10                 | Q2                     |
| 3                  | <u></u> <del>K</del> 1 | 11                 | PRE2                   |
| 4                  | CLK1                   | 12                 | CLK2                   |
| 5                  | PRE1                   | 13                 | <u></u> <del>K</del> 2 |
| 6                  | Q1                     | 14                 | J2                     |
| 7                  | ₹01                    | 15                 | CLR2                   |
| 8                  | $V_{SS}$               | 16                 | $V_{DD}$               |

FIGURE 1. Terminal connections.

|      | lr   | Outputs                         |                                      |                                 |                                                                      |                                                                |
|------|------|---------------------------------|--------------------------------------|---------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------|
| PREn | CLRn | CLKn                            | Jn                                   | ₹n                              | Qn                                                                   | Ōౖn                                                            |
|      |      | X<br>X<br>X<br>^<br>^<br>^<br>L | X<br>X<br>X<br>L<br>H<br>L<br>H<br>X | X<br>X<br>X<br>L<br>H<br>H<br>X | H<br>L<br>H <u>1</u> /<br>L<br>Toggle<br>No change<br>H<br>No change | L<br>H <u>1/</u><br>H<br>Toggle<br>No change<br>L<br>No change |

H = High voltage level

L = Low voltage level

X = Irrelevant

↑ = Low-to-high clock transition

1/ The output levels in this configuration are not guaranteed to meet the minimum levels for V<sub>OH</sub> if the lows at preset and clear are near V<sub>IL</sub> maximum. In addition, this configuration is non-stable; that is, it will not persist when either preset or clear returns to its inactive (high) level.

FIGURE 2. Truth table.

| STANDARD MICROCIRCUIT DRAWING                      | SIZE<br><b>A</b> |                  | 5962-96541 |
|----------------------------------------------------|------------------|------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET 10   |



FIGURE 3. Logic diagram.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96541 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 11         |



FIGURE 4. Switching waveforms and test circuit.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96541 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 12   |





# NOTES:

- <u>1</u>/ V<sub>REF</sub> = 1.4 V.
- $\overline{2}$ / C<sub>L</sub> = 50 pF minimum or equivalent (includes test jig and probe capacitance).
- 3/ I<sub>SRC</sub> is set to -1.0 mA and I<sub>SNK</sub> is set to 1.0 mA for t<sub>PHL</sub> and t<sub>PLH</sub> measurements.
- Input signal from pulse generator:  $V_{IN}$  = 0.0 V to  $V_{IH}$ ; f ≤ 10 MHz;  $t_r$  = 1.0 V/ns ±0.3 V/ns;  $t_f$  = 1.0 V/ns ±0.3 V/ns;  $t_f$  and  $t_f$  shall be measured from 0.3 V to 2.7 V and from 2.7 V to 0.3 V, respectively.

FIGURE 4. Switching waveforms and test circuit - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-96541 |
|----------------------------------------------------|------------------|------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET 13   |

## 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
  - 4.2.2 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
    - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A. B. C. D. and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

| STANDARD                 |
|--------------------------|
| MICROCIRCUIT DRAWING     |
| DLA LAND AND MARITIME    |
| COLUMBUS OHIO 43218-3990 |

| SIZE<br><b>A</b> |                     | 5962-96541 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>D | SHEET 14   |

- 4.4.1 Group A inspection.
  - a. Tests shall be as specified in table IIA herein.
  - b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes Q and V subgroups 7 and 8 shall include verifying the functionality of the device.
  - c.  $C_{IN}$  and  $C_{OUT}$  shall be measured only for the initial test and after process or design changes which may affect capacitance.  $C_{IN}$  shall be measured between the designated terminal and  $V_{SS}$  at a frequency of 1 MHz. For  $C_{IN}$  and  $C_{OUT}$ , test all applicable pins on five devices with zero failures.
- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - b.  $T_A = +125$ °C, minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - 4.4.3 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the post-irradiation end-point electrical parameter limits as defined in table IA at T<sub>Δ</sub> = +25°C, after exposure, to the subgroups specified in table IIA herein.
  - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.
- 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, method 1019 and as specified herein.
- 4.4.4.1.1 <u>Accelerated annealing testing</u>. Accelerated annealing testing shall be performed on all devices requiring a RHA level greater than 5k rads (Si). The post-anneal end-point electrical parameter limits shall be as specified in table IA herein and shall be the pre-irradiation end-point electrical parameter limits at  $25^{\circ}$ C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device.
- 4.4.4.2 <u>Dose rate induced latch-up testing</u>. When required by the customer, dose rate induced latch-up testing shall be performed in accordance with method 1020 of MIL-STD-883 and as specified herein. Tests shall be performed on devices, SEC, or approved test structures at technology qualification and after any design or process changes which may affect the RHA capability of the process.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96541 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 15   |

- 4.4.4.3 <u>Dose rate upset testing</u>. When required by the customer, dose rate upset testing shall be performed in accordance with method 1021 of MIL-STD-883 and herein.
  - a. Transient dose rate upset testing for class M devices shall be performed at initial qualification and after any design or process changes which may affect the RHA performance of the devices. Test 10 devices with 0 defects unless otherwise specified.
  - b. Transient dose rate upset testing for class Q and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-PRF-38535. Device parametric parameters that influence upset immunity shall be monitored at the wafer level in accordance with the wafer level hardness assurance plan and MIL-PRF-38535.

TABLE IIA. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method<br>5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                                                      |
|---------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------|
|                                                   | Device class M                                                               | Device class Q                                                | Device class V                                       |
| Interim electrical parameters (see 4.2)           | 1, 7, 9                                                                      | 1, 7, 9                                                       | 1, 7, 9                                              |
| Final electrical parameters (see 4.2)             | 1, 2, 3, 7,<br>8, 9, 10, 11<br><u>1</u> /                                    | 1, 2, 3, 7,<br>8, 9, 10, 11<br><u>1</u> /                     | 1, 2, 3, 7,<br>8, 9, 10, 11<br><u>2</u> / <u>3</u> / |
| Group A test requirements (see 4.4)               | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11                                         | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11                          | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11                 |
| Group C end-point electrical parameters (see 4.4) | 1, 2, 3, 7, 8, 9,<br>10, 11                                                  | 1, 2, 3, 7, 8, 9,<br>10, 11                                   | 1, 2, 3, 7, 8, 9,<br>10, 11 <u>3</u> /               |
| Group D end-point electrical parameters (see 4.4) | 1, 7, 9                                                                      | 1, 7, 9                                                       | 1, 2, 3, 7, 8,<br>9, 10, 11                          |
| Group E end-point electrical parameters (see 4.4) | 1, 7, 9                                                                      | 1, 7, 9                                                       | 1, 7, 9                                              |

<sup>1/</sup> PDA applies to subgroups 1 and 7.

TABLE IIB. Burn-in and operating life test, Delta parameters (+25°C).

| Parameters          | Symbol          | Delta limits |
|---------------------|-----------------|--------------|
| Output voltage low  | $V_{OL}$        | ±100 mV      |
| Output voltage high | V <sub>OH</sub> | ±100 mV      |

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96541 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 16         |

<sup>2/</sup> PDA applies to subgroups 1, 7, and delta's.

<sup>3/</sup> Delta limits as specified in table IIB herein shall be required where specified, and the delta values shall be completed with reference to the zero hour electrical parameters.

- 4.4.4.4 <u>Single event phenomena (SEP)</u>. When specified in the purchase order or contract, SEP testing shall be performed on class V devices. SEP testing shall be performed on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. Test four devices with zero failures. ASTM F1192 may be used as a guideline when performing SEP testing. The test conditions for SEP are as follows:
  - a. The ion beam angle of incidence shall be between normal to the die surface and  $60^{\circ}$  to the normal, inclusive (i.e.  $0^{\circ} \le \text{angle} \le 60^{\circ}$ ). No shadowing of the ion beam due to fixturing or package related effects are allowed.
  - b. The fluence shall be  $\geq 100$  errors or  $\geq 10^7$  ions/cm<sup>2</sup>.
  - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude.
  - d. The particle range shall be  $\geq$  20 microns in silicon.
  - e. The upset test temperature shall be +25°C. The latch-up test temperature shall be at the maximum rated operating temperature ±10°C.
  - f. Bias conditions shall be defined by the manufacturer for latch-up measurements.
  - g. For SEP test limits, see table IB herein.

TABLE III. Irradiation test connections.

| Device type | Open        | Ground          | V <sub>DD</sub> = 5.0 V ±0.5 V |
|-------------|-------------|-----------------|--------------------------------|
| 01          | 6, 7, 9, 10 | 3, 4, 8, 12, 13 | 1, 2, 5, 11, 14, 15, 16        |

NOTE: Each pin except 8 and 16 will have a resistor of 2.49 k $\Omega$  ±5% for irradiation testing.

- 4.5 Methods of inspection. Methods of inspection shall be specified as follows:
- 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit V<sub>SS</sub> terminal. Currents given are conventional current and positive when flowing into the referenced terminal.
  - 5. PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96541 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 17   |

- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime -VA, telephone (614) 692-0544.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime -VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime -VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime -VA.
- 6.7 <u>Additional information</u>. When specified in the purchase order or contract, a copy of the following additional data shall be supplied:
  - a. RHA upset levels.
  - b. Test conditions (SEP).
  - c. Number of upsets (SEP).
  - d. Number of transients (SEP).
  - e. Occurrence of latch-up (SEP).

| STANDARD                    |
|-----------------------------|
| <b>MICROCIRCUIT DRAWING</b> |
| DLA LAND AND MARITIME       |

| DLA LAND AND MARITIME     |
|---------------------------|
| COLUMBUS, OHIO 43218-3990 |

| SIZE<br><b>A</b> |                     | 5962-96541 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>D | SHEET 18   |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 11-04-19

Approved sources of supply for SMD 5962-96541 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr/">http://www.dscc.dla.mil/Programs/Smcr/</a>.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962H9654101QEA                                    | 65342                    | UT54ACTS109PQAH                     |
| 5962H9654101QEC                                    | 65342                    | UT54ACTS109PQCH                     |
| 5962H9654101QXA                                    | 65342                    | UT54ACTS109UQAH                     |
| 5962H9654101QXC                                    | 65342                    | UT54ACTS109UQCH                     |
| 5962H9654101VEA                                    | 65342                    | UT54ACTS109PVAH                     |
| 5962H9654101VEC                                    | 65342                    | UT54ACTS109PVCH                     |
| 5962H9654101VXA                                    | 65342                    | UT54ACTS109UVAH                     |
| 5962H9654101VXC                                    | 65342                    | UT54ACTS109UVCH                     |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGE number

Vendor name and address

65342

Aeroflex Colorado Springs, Inc. 4350 Centennial Blvd. Colorado Springs, CO 80907-3486

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.