# CD74LCX16501 December 1997 ## **Fast CMOS 18-Bit Registered Transceiver** #### Features - · Advanced 0.6 micron CMOS Technology - · 5V Tolerant Inputs and Outputs - · Supports Live Insertion of PCBs - 2.0V to 3.6V V<sub>CC</sub> Supply Range - · Balanced 24mA Output Drive - · Low Ground Bounce Outputs - · ESD Protection Exceeds 2000V, HBM; 200V, MM - Functionally Compatible with FCT3, LVC, LVT, and 74 Series Logic Families ## Pinout ## Description The CD74LCX16501 is an 18-bit registered bus transceiver designed with D-type latches and flip-flops to allow data flow in transparent, latched, and clocked modes. The Output Enable (OEAB and OEBA), Latch Enable (LEAB and LEBA) and Clock (CLKAB and CLKBA) inputs control the data flow in each direction. When LEAB is HIGH, the device operates in transparent mode for A-to-B data flow. When LEAB is LOW, the A data is latched if CLKAB is held at a HIGH or LOW logic level. The A bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CLKAB, if LEAB is LOW. OEAB performs the output enable function on the B port. Data flow from B port to A port is similar using OEBA, LEBA and CLKBA. This high-speed, low power device offers a flow-through organization for ease of board layout. The CD74LCX16501 can be driven from either 3.3V or 5.0V devices allowing this device to be used as a translator in a mixed 3.3V/5.0V system. ## Ordering Information | PART NUMBER | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG.<br>NO. | |----------------|------------------------|-------------|-------------| | CD74LCX16501MT | -40 to 85 | 56 Ld TSSOP | M56.240-P | | CD74LCX16501SM | -40 to 85 | 56 Ld SSOP | M56.300-P | NOTE: When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel. # Functional Block Diagram TRUTH TABLE (NOTES 1, 4) | | OUTPUTS | | | | |------|---------|----------|----------------------|------------| | OEAB | LEAB | CLKAB | CLKAB A <sub>X</sub> | | | L | Χ | X | X | Z | | Н | Н | Х | L | L | | Н | Н | Х | Н | Н | | Н | L | <b>↑</b> | L | L | | Н | L | <b>↑</b> | Н | Н | | Н | L | L | Х | B (Note 2) | | Н | L | H | Х | B (Note 3) | #### NOTES: - 1. A-to-B data flow is shown. B-to-A data flow is similar but uses OEBA, LEBA, and CLKBA. - 2. Output level before the indicated steady-state input conditions were established. - Output level before the indicated steady-state input conditions were established, provided that CLKAB was HIGH before LEAB went LOW. - 4. H = High Voltage Level; L = Low Voltage Level; Z = High Impedance; ↑ = LOW-to-HIGH Transition ## Pin Descriptions | PIN NAME | DESCRIPTION | |-----------------|--------------------------------------------------| | OEAB | A-to-B Output Enable Input | | OEBA | B-to-A Output Enable Input (Active LOW) | | LEAB | A-to-B Latch Enable Input | | LEBA | B-to-A Latch Enable Input | | CLKAB | A-to-B Clock Input | | CLKBA | B-to-A Clock Input | | A <sub>X</sub> | A-to-B Data Inputs or B-to-A Three-State Outputs | | B <sub>X</sub> | B-to-A Data Inputs or A-to-B Three-State Outputs | | GND | Ground | | V <sub>CC</sub> | Power | #### CD74LCX16501 #### **Absolute Maximum Ratings** Thermal Information DC Input Voltage .....-0.5V to 7.0V $\theta_{JA}$ (°C/W) Thermal Resistance (Typical, Note 5) 85 70 **Operating Conditions** Temperature Range . . . . . . . . . . . . . . . . . -40°C to 85°C Maximum Storage Temperature Range ..... -65°C to 150°C Supply Voltage to Ground Potential Maximum Lead Temperature (Soldering 10s)......300°C Inputs and V<sub>CC</sub> Only. . . . . . . . . . . . . . . . . -0.5V to 7.0V (Lead Tips Only) Supply Voltage, V<sub>CC</sub> Data Retention . . . . . . . . . . . . . . . . 1.5V (Min), 3.6V (Max) Supply Voltage to Ground Potential Outputs and D/O Only.....-0.5V to 7.0V CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 5. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. #### **Electrical Specifications** | PARAMETER | SYMBOL | (NOTE<br>TEST COND | MIN | (NOTE 7)<br>TYP | MAX | UNITS | | |---------------------------------------------------|------------------|------------------------------------------------|---------------------------------------------------------------------|-------------------------|------|-------|----| | DC ELECTRICAL SPECIF | CATIONS | Over the Operating Range, T | $t_{A} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}, V_{C}$ | <sub>CC</sub> = 2.7V to | 3.6V | | | | Input HIGH Voltage | V <sub>IH</sub> | Guaranteed Logic HIGH Le | evel | 2.0 | - | - | ٧ | | Input LOW Voltage<br>(Input and I/O Pins) | V <sub>IL</sub> | Guaranteed Logic LOW Level | | - | - | 0.8 | ٧ | | Output HIGH Voltage | V <sub>OH</sub> | V <sub>CC</sub> = 2.7V to 3.6V | I <sub>OH</sub> = -0.1mA | V <sub>CC</sub> - 0.2 | - | - | ٧ | | | | V <sub>CC</sub> = 2.7V | I <sub>OH</sub> = -12mA | 2.2 | - | - | ٧ | | | | V <sub>CC</sub> = 3.0V | I <sub>OH</sub> = -18mA | 2.4 | - | - | ٧ | | | | | I <sub>OH</sub> = -24mA | 2.2 | - | - | ٧ | | Output LOW Voltage | V <sub>OL</sub> | V <sub>CC</sub> = 2.7V to 3.6V | I <sub>OL</sub> = 0.1mA | - | - | 0.2 | ٧ | | | | V <sub>CC</sub> = 2.7V | I <sub>OL</sub> = 12mA | - | - | 0.4 | ٧ | | | | V <sub>CC</sub> = 3V | I <sub>OL</sub> = 16mA | - | - | 0.4 | ٧ | | | | | I <sub>OL</sub> = 24mA | - | - | 0.55 | ٧ | | Clamp Diode Voltage | V <sub>IK</sub> | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18mA | | - | -0.7 | -1.2 | ٧ | | Input Current | l <sub>l</sub> | V <sub>CC</sub> = 2.7V to 3.6V | $0 \le V_{I} \le 5.5V$ | - | - | ±5 | μΑ | | High Impedance Output<br>Current (Three-State) | loz | V <sub>CC</sub> = 2.7V to 3.6V | $0 \le V_O \le 5.5V$<br>$V_I = V_{IH} \text{ or } V_{IL}$ | - | - | ±5 | μΑ | | Power Down Disable | l <sub>OFF</sub> | V <sub>CC</sub> = 0V | V <sub>IN</sub> or V <sub>OUT</sub> ≤ 5.5V | - | - | 10 | μΑ | | Quiescent Power<br>Supply Current | lcc | V <sub>CC</sub> = Max | $V_{IN} = GND \text{ or } V_{CC}$ | - | 0.1 | 10 | μΑ | | Quiescent Power Supply<br>Current TTL Inputs HIGH | ∆lcc | V <sub>CC</sub> = Max | V <sub>IN</sub> = V <sub>CC</sub> - 0.6V<br>(Note 8) | - | - | 500 | μΑ | #### CD74LCX16501 #### Electrical Specifications (Continued) | PARAMETER | SYMBOL | (NOTE 6)<br>TEST CONDITIONS | MIN (NOTE 7) | | MAX | UNITS | |--------------------------------------------|------------------|-----------------------------------------------------------|--------------|----|-----|-------| | CAPACITANCE | | | | | | | | Input Capacitance<br>(Note 9) | C <sub>IN</sub> | $V_{CC}$ = Open, $V_{IN}$ = 0V or $V_{CC}$ | - | 7 | - | pF | | Output Capacitance<br>(Note 9) | C <sub>OUT</sub> | $V_{CC}$ = 3.3V, $V_{IN}$ = 0V or $V_{CC}$ | - | 8 | - | pF | | Power Dissipation<br>Capacitance (Note 10) | C <sub>PD</sub> | $V_{CC} = 3.3V$ , $V_{IN} = 0V$ or $V_{CC}$ , $f = 10MHz$ | - | 20 | - | pF | #### **Switching Specifications Over Operating Range** | | | TEST | V <sub>CC</sub> = 3.3V ±0.3V | | V <sub>CC</sub> = 2.7V | | | |------------------------------------|-------------------------------------|---------------------------------|------------------------------|-----|------------------------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | MIN | MAX | UNITS | | Maximum Clock Frequency | f <sub>MAX</sub> | $C_L = 50 pF, R_L = 500 \Omega$ | 170 | - | - | - | MHz | | Propagation Delay, Bus to Bus | t <sub>PHL</sub> , t <sub>PLH</sub> | $C_L = 50pF, R_L = 500\Omega$ | 1.5 | 6.0 | 1.5 | 7.0 | ns | | Propagation Delay, Clock to Bus | t <sub>PHL</sub> , t <sub>PLH</sub> | $C_L = 50 pF, R_L = 500 \Omega$ | 1.5 | 6.5 | 1.5 | 7.5 | ns | | Propagation Delay, LE to Bus | t <sub>PHL</sub> , t <sub>PLH</sub> | $C_L = 50 pF, R_L = 500 \Omega$ | 1.5 | 6.5 | 1.5 | 7.5 | ns | | Output Enable Time | t <sub>PZL</sub> , t <sub>PZH</sub> | $C_L = 50 pF, R_L = 500 \Omega$ | 1.5 | 7.5 | 1.5 | 8.5 | ns | | Output Disable Time (Note 13) | t <sub>PLZ</sub> , t <sub>PHZ</sub> | $C_L = 50 pF, R_L = 500 \Omega$ | 1.5 | 6.0 | 1.5 | 7.0 | ns | | Setup Time | ts | $C_L = 50 pF, R_L = 500 \Omega$ | 2.5 | - | 2.5 | - | ns | | Hold Time | t <sub>H</sub> | $C_L = 50 pF, R_L = 500 \Omega$ | 1.5 | - | 1.5 | - | ns | | Pulse Width (Note 13) | t <sub>W</sub> | $C_L = 50pF, R_L = 500\Omega$ | 3.0 | - | 3.0 | - | ns | | Output to Output Skew<br>(Note 14) | tsk(0) | $C_L = 50pF, R_L = 500\Omega$ | - | 1.0 | - | - | ns | #### **Dynamic Switching Characteristics** T<sub>A</sub> = 25°C | PARAMETER | SYMBOL | (NOTE 15) TEST CONDITIONS | TYP | UNITS | |----------------------------|------------------|---------------------------------------------------------|-----|-------| | Dynamic LOW Peak Voltage | V <sub>OLP</sub> | $V_{CC} = 3.3V, C_L = 50pF, V_{IH} = 3.3V, V_{IL} = 0V$ | 0.8 | V | | Dynamic LOW Valley Voltage | V <sub>OLV</sub> | $V_{CC} = 3.3V, C_L = 50pF, V_{IH} = 3.3V, V_{IL} = 0V$ | 0.8 | ٧ | #### NOTES: - 6. For conditions shown as Max or Min, use appropriate value specified under Electrical Specifications for the applicable device type. - 7. Typical values are at V<sub>CC</sub> = 3.3V, 25°C ambient and maximum loading. - 8. Per TTL driven input; all other inputs at V<sub>CC</sub> or GND. - 9. This parameter is determined by device characterization but is not production tested. - 10. $C_{PD}$ determines the no-load dynamic power consumption per latch. It is obtained by the following relationship: $P_D$ (total power per latch) = $V_{CC}^2$ $f_i$ ( $C_{PD} + C_L$ ) where $f_i$ = input frequency, $C_L$ = output load capacitance, $V_{CC}$ = supply range. - 11. See test circuit and waveforms. - 12. Minimum limits are guaranteed but not tested on Propagation Delays. - 13. This parameter is guaranteed but not production tested. - 14. Skew between any two outputs, of the same package, switching in the same direction. This parameter is guaranteed by design. - 15. Measured with n-1 outputs switching from High-to-Low or Low-to-High. The remaining output is measured in the LOW state.