## **DUAL HIGH-SPEED POWER MOSFET DRIVERS** | F | EATURES | |---|--------------------------------------------------------------------------------------| | | High-Speed Switching (C <sub>L</sub> = 1000 pF)30 ns<br>High Peak Output Current1.5A | | | High Output Voltage SwingV <sub>DD</sub> -25 mV<br>GND+25 mV | | | Low Input Current (Logic "0" or "1")1 μA TTL/CMOS Input Compatible | | | Available in Inverting and Noninverting Configurations | | | Wide Operating Supply Voltage4.5V to 18V Current Consumption | | _ | — Inputs Low | | | Single Supply Operation | | • | Low Output Impedance6Ω | | | Pinout Equivalent of DS0026 and MMH0026<br>Latch-Up Resistant: Withstands >500 mA | | | Reverse Current | #### **GENERAL DESCRIPTION** The TC426/TC427/TC428 are dual CMOS high-speed drivers. A TTL/CMOS input voltage level is translated into an output voltage level swing equaling the supply. The CMOS output will be within 25 mV of ground or positive supply. Bipolar designs are capable of swinging only within 1V of the supply. The low impedance, high-current driver outputs will swing a 1000 pF load 18V in 30 ns. The unique current and voltage drive qualities make the TC426/TC427/TC428 ideal power MOSFET drivers, line drivers, and DC-to-DC converter building blocks. Input logic signals may equal the power supply voltage. Input current is a low 1 $\mu$ A, making direct interface to CMOS/bipolar switch-mode power supply control ICs possible, as well as open-collector analog comparators. Quiescent power supply current is 8 mA maximum. The TC426 requires 1/5 the current of the pin-compatible bipolar DS0026 device. This is important in DC-to-DC converter applications with power efficiency constraints and high-frequency switch-mode power supply applications. Quiescent current is typically 6 mA when driving a 1000 pF load 18V at 100 kHz. The inverting TC426 driver is pin-compatible with the bipolar DS0026 and MMH0026 devices. The TC427 is noninverting; the TC428 contains an inverting and non-inverting driver. #### **FUNCTIONAL DIAGRAM** #### **ORDERING INFORMATION** | Part No. | Package | Configuration | Temperature<br>Range | |----------|--------------|---------------|----------------------| | TC426CPA | 8-Pin PDIP | Inverting | 0°C to +70°C | | TC427CPA | 8-Pin PDIP | Noninverting | 0°C to +70°C | | TC428CPA | 8-Pin PDIP | Complementary | 0°C to +70°C | | TC426COA | 8-Pin SOIC | Inverting | 0°C to +70°C | | TC427COA | 8-Pin SOIC | Noninverting | 0°C to +70°C | | TC428COA | 8-Pin SOIC | Complementary | 0°C to +70°C | | TC426IJA | 8-Pin CerDIP | Inverting | -25°C to +85°C | | TC427IJA | 8-Pin CerDIP | Noninverting | -25°C to +85°C | | TC428IJA | 8-Pin CerDIP | Complementary | -25°C to +85°C | | TC426EOA | 8-Pin SOIC | Inverting | -40°C to +85°C | | TC427EOA | 8-Pin SOIC | Noninverting | -40°C to +85°C | | TC428EOA | 8-Pin SOIC | Complementary | -40°C to +85°C | | TC426MJA | 8-Pin CerDIP | Inverting | -55°C to +125°C | | TC427MJA | 8-Pin CerDIP | Noninverting | -55°C to +125°C | | TC428MJA | 8-Pin CerDIP | Complementary | -55°C to +125°C | #### PIN CONFIGURATIONS (DIP and SO) Figure 1. Inverting Driver Switching Time Test Circuit Figure 2. Noninverting Driver Switching Time Test Circuit ABSOLUTE MAXIMUM BATINGS # tive | ADOCEOTE MAXIMOM HATHER | | |---------------------------------------------------------------|----| | Supply Voltage+20 | V | | Input Voltage, Any Terminal V <sub>DD</sub> +0.3V to GND -0.3 | 3V | | Power Dissipation | | | Plastic 1000 m | W | | CerDIP800 m | W | | SOIC500 m | W | | Derating Factor | | | Plastic 8 mW/ | Ò, | | CerDIP6.4 mW/s | ,C | | SOIC4 mW/ | ,C | | Operating Temperature Range | | | C Version0°C to +70° | Ò. | | I Version25°C to +85° | °C | | E Version40°C to +85° | Ò, | | M Version55°C to +125° | Ò, | | Maximum Chip Temperature | +150°C | |--------------------------------------|----------------| | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (Soldering, 10 sec) | | Static-sensitive device. Unused devices must be stored in conductive material. Protect devices from static discharge and static fields. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may effect device reliability. # 6 # **ELECTRICAL CHARACTERISTICS:** $T_A = +25^{\circ}C$ with $4.5V \le V_{DD} \le 18V$ , unless otherwise specified. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |-----------------|-----------------------------|-------------------------------------------------|------------------------|-----|-------|------| | Input | | | ' | | | | | V <sub>IH</sub> | Logic 1, High Input Voltage | | 2.4 | _ | | V | | V <sub>IL</sub> | Logic 0, Low Input Voltage | | _ | _ | 0.8 | V | | I <sub>IN</sub> | Input Current | $0V \le V_{IN} \le V_{DD}$ | -1 | _ | 1 | μА | | Output | | | | | | • | | V <sub>OH</sub> | High Output Voltage | | V <sub>DD</sub> -0.025 | _ | | V | | V <sub>OL</sub> | Low Output Voltage | | _ | | 0.025 | V | | RoH | High Output Resistance | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V | | 10 | 15 | Ω | | RoL | Low Output Resistance | $I_{OUT} = 10 \text{ mA}, V_{DD} = 18V$ | _ | 6 | 10 | Ω | | l <sub>PK</sub> | Peak Output Current | | _ | 1.5 | - | Α | | Switching Ti | ime (Note 1) | | | | | | | t <sub>R</sub> | Rise Time | Test Figure 1 | | | 30 | ns | | t <sub>F</sub> | Fall Time | Test Figure 1 | _ | _ | 20 | ns | | t <sub>D1</sub> | Delay Time | Test Figure 1 | | _ | 50 | ns | | t <sub>D2</sub> | Delay Time | Test Figure 1 | _ | _ | 75 | ns | | Power Supp | ly | | | _ | | • | | Is | Power Supply Current | V <sub>IN</sub> = 3V (Both Inputs) | _ | | 8 | mA | | | - | $V_{IN} = 0V$ (Both Inputs) | <u> </u> | _ | 0.4 | mA | #### **ELECTRICAL CHARACTERISTICS:** Over operating temperature range with 4.5V $\leq$ V<sub>DD</sub> $\leq$ 18V, unless otherwise specified. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |-----------------|-----------------------------|-------------------------------------------------|------------------------|-----|-------|------| | Input | | | | | | 1 | | V <sub>IH</sub> | Logic 1, High Input Voltage | | 2.4 | _ | | V | | VIL | Logic 0, Low Input Voltage | | _ | _ | 0.8 | ν | | lin | Input Current | $0V \leq V_{IN} \leq V_{DD}$ | -10 | | 10 | μА | | Output | | | | · | | | | V <sub>OH</sub> | High Output Voltage | | V <sub>DD</sub> -0.025 | _ | | V | | Vol | Low Output Voltage | | _ | _ | 0.025 | V | | R <sub>OH</sub> | High Output Resistance | l <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V | | 13 | 20 | Ω | | R <sub>OL</sub> | Low Output Resistance | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V | | 8 | 15 | W | | Switching Ti | me (Note 1) | | | | | | | t <sub>R</sub> | Rise Time | Test Figure 1 | | _ | 60 | ns | | t <sub>F</sub> | Fall Time | Test Figure 1 | | | 40 | ns | | t <sub>D1</sub> | Delay Time | Test Figure 1 | | | 75 | ns | | t <sub>D2</sub> | Delay Time | Test Figure 1 | | | 120 | ns | | Power Supp | ly | | | I | | L | | Is | Power Supply Current | V <sub>IN</sub> = 3V (Both Inputs) | _ | | 12 | mA | | | | $V_{iN} = 0V$ (Both Inputs) | _ | | 0.6 | mA | NOTE: 1. Switching times guaranteed by design. #### **SUPPLY BYPASSING** Charging and discharging large capacitive loads quickly requires large currents. For example, charging a 1000-pF load 18V in 25 ns requires an 0.8A current from the device power supply. To guarantee low supply impedance over a wide frequency range, a parallel capacitor combination is recommended for supply bypassing. Low-inductance ceramic disk capacitors with short lead lengths (<0.5 in.) should be used. A 1 $\mu F$ film capacitor in parallel with one or two 0.1 $\mu F$ ceramic disk capacitors normally provides adequate bypassing. #### **GROUNDING** The TC426 and TC428 contain inverting drivers. Ground potential drops developed in common ground impedances from input to output will appear as negative feedback and degrade switching speed characteristics. Individual ground returns for the input and output circuits or a ground plane should be used. #### **INPUT STAGE** The input voltage level changes the no-load or quiescent supply current. The N-channel MOSFET input stage transistor drives a 2.5 mA current source load. With a logic "1" input, the maximum quiescent supply current is 8 mA. Logic "0" input level signals reduce quiescent current to 0.4 mA maximum. Minimum power dissipation occurs for logic "0" inputs for the TC426/427/428. Unused driver inputs must be connected to Vpp or GND. The drivers are designed with 100 mV of hysteresis. This provides clean transitions and minimizes output stage current spiking when changing states. Input voltage thresholds are approximately 1.5V, making the device TTL compatible over the 4.5V to 18V supply operating range. Input current is less than 1 $\mu\text{A}$ over this range. The TC426/427/428 may be directly driven by the TL494, SG1526/1527, SG1524, SE5560, and similar switch-mode power supply integrated circuits. #### POWER DISSIPATION The supply current vs frequency and supply current vs capacitive load characteristic curves will aid in determining power dissipation calculations. The TC426/427/428 CMOS drivers have greatly reduced quiescent DC power consumption. Maximum quiescent current is 8 mA compared to the DS0026 40 mA specification. For a 15V supply, power dissipation is typically 40 mW. Two other power dissipation components are: - Output stage AC and DC load power. - · Transition state power. Output stage power is: Po = $P_{DC}$ + PAC = $Vo(I_{DC})$ + $fC_LV_S^2$ Where: Vo = DC output voltage IDC = DC output load current f = Switching frequency Vs = Supply voltage In power MOSFET drive applications the $P_{DC}$ term is negligible. MOSFET power transistors are high impedance, capacitive input devices. In applications where resistive loads or relays are driven, the $P_{DC}$ component will normally dominate. The magnitude of $P_{AC}$ is readily estimated for several cases: During output level state changes, a current surge will flow through the series connected N and P channel output MOSFETS as one device is turning "ON" while the other is turning "OFF". The current spike flows only during output transitions. The input levels should not be maintained between the logic "0" and logic "1" levels. **Unused driver inputs must be tied to ground and not be allowed to float.** Average power dissipation will be reduced by minimizing input rise times. As shown in the characteristic curves, average supply current is frequency dependent. ### **TYPICAL CHARACTERISTICS CURVES** #### **TYPICAL CHARACTERISTICS CURVES (Cont.)** # DUAL HIGH-SPEED POWER MOSFET DRIVERS TC426 TC427 TC428 ### **VOLTAGE INVERTER** 6