## M30L0R8000T2 M30L0R8000B2 256 Mbit (x16, multiple bank, multilevel, burst) 1.8 V supply Flash memory #### **Features** - Supply voltage - V<sub>DD</sub> = 1.7 V to 2.0 V for program, erase and read - V<sub>DDO</sub> = 1.7 V to 2.0 V for I/O buffers - V<sub>PP</sub> = 9 V for fast program - Synchronous/asynchronous read - Synchronous burst read mode: 54 MHz - Asynchronous page read - Random access: 85 ns - Synchronous burst read suspend - Programming time - 5 µs typical word program time using Buffer Enhanced Factory Program command - Memory organization - Multiple bank memory array: 16 Mbit banks - Parameter blocks (top or bottom location) - Dual operations - Program/erase in one bank while read in others - No delay between read and write operations - Block locking - All blocks locked at power-up - Any combination of blocks can be locked with zero latency - WP for block lock-down - Absolute write protection with $V_{PP} = V_{SS}$ - Security - 64 bit unique device number - 2112 bit user programmable OTP Cells - CFI (common Flash interface) - 100 000 program/erase cycles per block - Electronic signature - Manufacturer code: 20h - Top device code: M30L0R8000T2: 880Dh Bottom device code M30L0R8000B2: 880Eh - TFBGA88 package - ECOPACK® ## **Contents** | 1 | Descr | ription | . 9 | |---|-------|----------------------------------------|-----| | 2 | Signa | al descriptions | 14 | | | 2.1 | Address inputs (A0-A23) | 14 | | | 2.2 | Data inputs/outputs (DQ0-DQ15) | 14 | | | 2.3 | Chip Enable ( $\overline{E}$ ) | 14 | | | 2.4 | Output Enable (G) | 14 | | | 2.5 | Write Enable (W) | 14 | | | 2.6 | Write Protect (WP) | 14 | | | 2.7 | Reset (RP) | 15 | | | 2.8 | Latch Enable (L) | 15 | | | 2.9 | Clock (K) | 15 | | | 2.10 | Wait (WAIT) | 15 | | | 2.11 | V <sub>DD</sub> supply voltage | 15 | | | 2.12 | V <sub>DDQ</sub> supply voltage | 15 | | | 2.13 | V <sub>PP</sub> program supply voltage | 16 | | | 2.14 | V <sub>SS</sub> ground | 16 | | | 2.15 | V <sub>SSQ</sub> ground | 16 | | 3 | Bus o | pperations | 17 | | | 3.1 | Bus read | 17 | | | 3.2 | Bus write | 17 | | | 3.3 | Address latch | 17 | | | 3.4 | Output disable | 17 | | | 3.5 | Standby | 18 | | | 3.6 | Reset | 18 | | 4 | Comn | mand interface | 19 | | | 4.1 | Read Array command | 20 | | | 4.2 | Read Status Register command | 20 | | | 4.3 | Read Electronic Signature command | 20 | | | 4.4 | Read CFI Query command | 21 | | | 4.5 | Clear Status Register command | |---|-------|---------------------------------------------------| | | 4.6 | Block Erase command 22 | | | 4.7 | Blank Check command | | | 4.8 | Program command | | | 4.9 | Buffer Program command | | | 4.10 | Buffer Enhanced Factory Program command | | | | 4.10.1 Setup phase | | | | 4.10.2 Program and verify phase | | | | 4.10.3 Exit phase | | | 4.11 | Program/Erase Suspend command | | | 4.12 | Program/Erase Resume command | | | 4.13 | Protection Register Program command | | | 4.14 | Set Configuration Register command | | | 4.15 | Block Lock command | | | 4.16 | Block Unlock command | | | 4.17 | Block Lock-Down command | | 5 | Statu | ıs Register | | | 5.1 | Program/Erase Controller status bit (SR7) | | | 5.2 | Erase suspend status bit (SR6) | | | 5.3 | Erase/blank check status bit (SR5) | | | 5.4 | Program status bit (SR4) 36 | | | 5.5 | V <sub>PP</sub> status bit (SR3) | | | 5.6 | Program suspend status bit (SR2) | | | 5.7 | Block protection status bit (SR1) | | | 5.8 | Bank write/multiple word program status bit (SR0) | | 6 | Conf | iguration Register | | | 6.1 | Read select bit (CR15) | | | 6.2 | X latency bits (CR13-CR11) | | | 6.3 | Wait polarity bit (CR10) | | | 6.4 | Data output configuration bit (CR9) 40 | | | 6.5 | Wait configuration bit (CR8) | | | 6.6 | Burst type bit (CR7) | | | 6.7 | Valid clock edge bit (CR6) | 40 | |--------|------|----------------------------------------------|----| | | 6.8 | Wrap burst bit (CR3) | 41 | | | 6.9 | Burst length bits (CR2-CR0) | 41 | | 7 | Rea | ad modes | 45 | | | 7.1 | Asynchronous read mode | 45 | | | 7.2 | Synchronous burst read mode | 46 | | | 7.3 | Synchronous burst read suspend | 47 | | | 7.4 | Single synchronous read mode | 47 | | 8 | Dua | al operations and multiple bank architecture | 48 | | 9 | Blo | ck locking | 50 | | | 9.1 | Reading a block's lock status | 50 | | | 9.2 | Locked state | 50 | | | 9.3 | Unlocked state | 50 | | | 9.4 | Locked-down state | 51 | | | 9.5 | Locking operations during erase suspend | 51 | | 10 | Pro | gram and erase times and endurance cycles | 53 | | 11 | Max | ximum ratings | 54 | | 12 | DC | and AC parameters | 55 | | 13 | Pac | kage mechanical | 71 | | 14 | Par | t numbering | 73 | | Append | ix A | Block address tables | 74 | | Append | ix B | Common Flash interface | 79 | | Append | ix C | Flowcharts and pseudo codes | 90 | | Append | ix D | Command interface state tables | 99 | | M30L0R800 | C | ontents | | |-----------|------------------|---------|-----| | 15 | Revision history | | 108 | ## List of tables | Table 1. | Signal names | 11 | |-----------|------------------------------------------------------------------------------|-----| | Table 2. | Bank architecture | 13 | | Table 3. | Bus operations | 18 | | Table 4. | Command codes | 19 | | Table 5. | Standard commands | 31 | | Table 6. | Factory command | 32 | | Table 7. | Electronic signature codes | 32 | | Table 8. | Protection Register locks | 34 | | Table 9. | Status Register bits | | | Table 10. | X latency settings | | | Table 11. | Configuration Register | | | Table 12. | Burst type definition | | | Table 13. | Dual operations allowed in other banks | | | Table 14. | Dual operations allowed in same bank | | | Table 15. | Dual operation limitations | | | Table 16. | Lock status | | | Table 17. | Program/erase times and endurance cycles, | | | Table 18. | Absolute maximum ratings | | | Table 19. | Operating and AC measurement conditions | | | Table 20. | Capacitance | | | Table 21. | DC characteristics - currents | | | Table 22. | DC characteristics - voltages | | | Table 23. | Asynchronous read AC characteristics | | | Table 24. | Synchronous read AC characteristics | | | Table 25. | Write AC characteristics, write enable controlled | | | Table 26. | Write AC characteristics, chip enable controlled | | | Table 27. | Reset and power-up AC characteristics | | | Table 28. | TFBGA88 8 × 10 mm - 8 × 10 ball array, 0.8 mm pitch, package mechanical data | | | Table 29. | Ordering information scheme | | | Table 30. | M30L0R8000T2 - parameter bank block addresses | | | Table 31. | M30L0R8000T2 - main bank base addresses | | | Table 32. | M30L0R8000T2 - block addresses in main banks | | | Table 33. | M30L0R8000B2 - parameter bank block addresses | | | Table 34. | M30L0R8000B2 - main bank base addresses | | | Table 35. | M30L0R8000B2 - block addresses in main banks | | | Table 36. | Query structure overview | | | Table 37. | CFI query identification string | | | Table 38. | CFI query system interface information | | | Table 39. | Device geometry definition | | | Table 40. | Primary algorithm-specific extended query table | | | Table 41. | Protection register information | | | Table 42. | Burst read information | | | Table 43. | Bank and Erase block region information | | | Table 44. | Bank and erase block region 1 information | | | Table 45. | Bank and erase block region 2 information | | | Table 46. | Command Interface states - modify table, next state | | | Table 47. | Command Interface states - modify table, next output state | | | Table 48 | Command interface states - lock table, next state | 104 | | 130L0R8000T2 | . M30L | .0R8000B2 | |--------------|--------|-----------| |--------------|--------|-----------| #### List of tables | Table 49. | Command interface states - lock table, next output state | | |-----------|----------------------------------------------------------|--| | Table 50. | Document revision history | | # List of figures | Figure 1. | Logic diagram | . 11 | |------------|----------------------------------------------------------------------------------|------| | Figure 2. | TFBGA88 connections (top view through package) | . 12 | | Figure 3. | Memory map | . 13 | | Figure 4. | Protection Register memory map | | | Figure 5. | X latency and data output configuration example | . 44 | | Figure 6. | Wait configuration example | . 44 | | Figure 7. | AC measurement I/O waveform | . 55 | | Figure 8. | AC measurement load circuit | . 56 | | Figure 9. | Asynchronous random access read AC waveforms | . 59 | | Figure 10. | Asynchronous page read AC waveforms | . 60 | | Figure 11. | Synchronous burst read AC waveforms | . 62 | | Figure 12. | Single synchronous read AC waveforms | . 63 | | Figure 13. | Synchronous burst read suspend AC waveforms | . 64 | | Figure 14. | Clock input AC waveform | | | Figure 15. | Write AC waveforms, write enable controlled | . 66 | | Figure 16. | Write AC waveforms, chip enable controlled | . 68 | | Figure 17. | Reset and power-up AC waveforms | . 70 | | Figure 18. | TFBGA88 8 x 10 mm - 8 x 10 ball array, 0.8 mm pitch, bottom view package outline | . 71 | | Figure 19. | Program flowchart and pseudo code | | | Figure 20. | Buffer program flowchart and pseudo code | . 91 | | Figure 21. | Program suspend and resume flowchart and pseudo code | . 92 | | Figure 22. | Block erase flowchart and pseudo code | . 93 | | Figure 23. | Erase suspend and resume flowchart and pseudo code | | | Figure 24. | Locking operations flowchart and pseudo code | . 95 | | Figure 25. | Protection Register program flowchart and pseudo code | | | Figure 26. | Blank check flowchart and pseudo code | | | Figure 27 | Buffer enhanced factory program flowchart and pseudo code | 98 | 5// ### 1 Description The M30L0R8000T2/B2 is a 256 Mbit (16 Mbit $\times$ 16) non-volatile Flash memory. It can be erased electrically at block level and programmed in-system on a word-by-word basis using a 1.7 V to 2.0 V V<sub>DD</sub> supply for the circuitry and a 1.7 V to 2.0 V V<sub>DDQ</sub> supply for the input/output pins. An optional 9 V V<sub>PP</sub> power supply is provided to speed up factory programming. The device features an asymmetrical block architecture and is based on a multilevel cell technology. The M30L0R8000T2/B2 has an array of 259 blocks, and is divided into 16 Mbit banks. There are 15 banks each containing 16 main blocks of 64 KWords, and one parameter bank containing 4 parameter blocks of 16 KWords and 15 main blocks of 64 KWords. The multiple bank architecture allows dual operations. While programming or erasing in one bank, read operations are possible in other banks. Only one bank at a time is allowed to be in program or erase mode. It is possible to perform burst reads that cross bank boundaries. The bank architecture is summarized in *Table 2*, and the memory maps are shown in *Figure 3*. The parameter blocks are located at the top of the memory address space for the M30L0R8000T2, and at the bottom for the M30L0R8000B2. Each block can be erased separately. Erase can be suspended to perform a program or read operation in any other block, and then resumed. Program can be suspended to read data at any memory location, except for the one being programmed, and then resumed. Each block can be programmed and erased over 100 000 cycles using the supply voltage $V_{DD}$ . There is a buffer enhanced factory programming command available to speed up programming. Program and erase commands are written to the command interface of the memory. An internal Program/Erase Controller manages the timings necessary for program and erase operations. The end of a program or erase operation can be detected and any error conditions identified in the Status Register. The command set required to control the memory is consistent with JEDEC standards. The device supports synchronous burst read and asynchronous read from all blocks of the memory array; at power-up the device is configured for asynchronous read. In synchronous burst read mode, data is output on each clock cycle at frequencies of up to 54 MHz. The synchronous burst read operation can be suspended and resumed. The device features an automatic standby mode. When the bus is inactive during asynchronous read operations, the device automatically switches to automatic standby mode. In this condition the power consumption is reduced to the standby value and the outputs are still driven. The M30L0R8000T2/B2 features an instant, individual block locking scheme that allows any block to be locked or unlocked with no latency, enabling instant code and data protection. All blocks have three levels of protection. They can be locked and locked-down individually, preventing any accidental programming or erasure. There is an additional hardware protection against program and erase. When $V_{PP} \leq V_{PPLK}$ all blocks are protected against program or erase. All blocks are locked at power- up. The device includes 17 Protection Registers and 2 Protection Register locks, one for the first Protection Register and the other for the 16 OTP (one-time-programmable) Protection Registers of 128 bits each. The first Protection Register is divided into two segments: a 64 bit segment containing a unique device number written by ST, and a 64 bit segment that is OTP by the user. The user programmable segment can be permanently protected. *Figure 4*, shows the Protection Register memory map. The M30L0R8000T2/B2 is offered in a TFBGA88 8 $\times$ 10 mm - 8 $\times$ 10 active ball array, 0.8 mm pitch package, and the memories are supplied with all the bits erased (set to '1'). Figure 1. Logic diagram Table 1. Signal names | Name | Function | |------------------|----------------------------------------------------| | A0-A23 | Address inputs | | DQ0-DQ15 | Data Input/Outputs | | Ē | Chip Enable | | G | Output Enable | | W | Write Enable | | RP | Reset | | WP | Write Protect | | К | Clock | | Ī | Latch Enable | | WAIT | Wait | | V <sub>DD</sub> | Supply voltage | | $V_{DDQ}$ | Supply voltage for input/output buffers | | V <sub>PP</sub> | Optional supply voltage for fast program and erase | | V <sub>SS</sub> | Ground | | V <sub>SSQ</sub> | Ground Input/output supply | | NC | Not connected internally | | DU | Do not use | Figure 2. TFBGA88 connections (top view through package) 12/109 Table 2. Bank architecture | Number | Bank size | Parameter blocks | Main blocks | |----------------|-----------|-----------------------|------------------------| | Parameter bank | 16 Mbits | 4 blocks of 16 KWords | 15 blocks of 64 KWords | | Bank 1 | 16 Mbits | - | 16 blocks of 64 KWords | | Bank 2 | 16 Mbits | - | 16 blocks of 64 KWords | | Bank 3 | 16 Mbits | - | 16 blocks of 64 KWords | | | | | | | Bank 14 | 16 Mbits | - | 16 blocks of 64 KWords | | Bank 15 | 16 Mbits | - | 16 blocks of 64 KWords | Figure 3. Memory map ## 2 Signal descriptions See Figure 1: Logic diagram and Table 1: Signal names for a brief overview of the signals connected to this device. ### 2.1 Address inputs (A0-A23) The address inputs select the cells in the memory array to access during bus read operations. During bus write operations the address inputs control the commands sent to the command interface of the Program/Erase Controller. ### 2.2 Data inputs/outputs (DQ0-DQ15) The data I/O output the data stored at the selected address during a bus read operation, or input a command or the data to be programmed during a bus write operation. ## 2.3 Chip Enable ( $\overline{E}$ ) The Chip Enable input activates the memory control logic, input buffers, decoders and sense amplifiers. When Chip Enable is at $V_{IL}$ and Reset is at $V_{IH}$ the device is in active mode. When Chip Enable is at $V_{IH}$ the memory is deselected, the outputs are high impedance, and the power consumption is reduced to the standby level. ## 2.4 Output Enable (G) The Output Enable input controls data outputs during the bus read operation of the memory. ## 2.5 Write Enable ( $\overline{W}$ ) The Write Enable input controls the bus write operation of the memory's command interface. The data and address inputs are latched on the rising edge of Chip Enable or Write Enable, whichever occurs first. ### 2.6 Write Protect (WP) Write Protect is an input that provides additional hardware protection for each block. When Write Protect is at $V_{IL}$ , the lock-down is enabled and the protection status of the locked-down blocks cannot be changed. When Write Protect is at $V_{IH}$ , the lock-down is disabled and the locked-down blocks can be locked or unlocked. (refer to *Table 16: Lock status*). ### 2.7 Reset ( $\overline{RP}$ ) The Reset input provides a hardware reset of the memory. When Reset is at $V_{IL}$ , the memory is in reset mode: the outputs are high impedance and the current consumption is reduced to the Reset supply current $I_{DD2}$ . Refer to *Table 21: DC characteristics - currents* for the value of $I_{DD2}$ . After Reset all blocks are in the locked state and the Configuration Register is reset. When Reset is at $V_{IH}$ , the device is in normal operation. Upon exiting reset mode the device enters asynchronous read mode, but a negative transition of Chip Enable or Latch Enable is required to ensure valid data outputs. The Reset pin can be interfaced with 3 V logic without any additional circuitry, and can be tied to V<sub>RPH</sub> (refer to *Table 22: DC characteristics - voltages*). ## 2.8 Latch Enable $(\overline{L})$ Latch Enable latches the address bits on its rising edge. The address latch is transparent when Latch Enable is at $V_{IL}$ and is inhibited when Latch Enable is at $V_{IH}$ . Latch Enable can be kept Low (also at board level) when the Latch Enable function is not required or supported. ### 2.9 Clock (K) The clock input synchronizes the memory to the microcontroller during synchronous read operations; the address is latched on a Clock edge (rising or falling, according to the configuration settings) when Latch Enable is at $V_{\rm IL}$ . Clock is ignored during asynchronous read and in write operations. ### 2.10 Wait (WAIT) Wait is an output signal used during synchronous read to indicate whether the data on the output bus are valid. This output is high impedance when Chip Enable is at $V_{IH}$ , Output Enable is at $V_{IH}$ , or Reset is at $V_{IL}$ . It can be configured to be active during the wait cycle or one data cycle in advance. ## 2.11 V<sub>DD</sub> supply voltage V<sub>DD</sub> provides the power supply to the internal core of the memory device. It is the main power supply for all operations (read, program and erase). ## 2.12 V<sub>DDQ</sub> supply voltage $V_{DDQ}$ provides the power supply to the I/O pins and enables all outputs to be powered independently from $V_{DD}$ . $V_{DDQ}$ can be tied to $V_{DD}$ or can use a separate supply. 5/ ### 2.13 V<sub>PP</sub> program supply voltage V<sub>PP</sub> is both a control input and a power supply pin. The two functions are selected by the voltage range applied to the pin. If $V_{PP}$ is kept in a low voltage range (0V to $V_{DDQ}$ ) $V_{PP}$ is seen as a control input. In this case a voltage lower than $V_{PPLK}$ gives absolute protection against program or erase, while $V_{PP}$ in the $V_{PP1}$ range enables these functions (see Tables 21 and 22, DC characteristics for the relevant values). $V_{PP}$ is only sampled at the beginning of a program or erase; a change in its value after the operation has started does not have any effect and program or erase operations continue. If $V_{PP}$ is in the range of $V_{PPH}$ it acts as a power supply pin. In this condition $V_{PP}$ must be stable until the program/erase algorithm is completed. ### 2.14 V<sub>SS</sub> ground V<sub>SS</sub> ground is the reference for the core supply. It must be connected to the system ground. ### 2.15 V<sub>SSQ</sub> ground $V_{SSQ}$ ground is the reference for the input/output circuitry driven by $V_{DDQ}$ . $V_{SSQ}$ must be connected to $V_{SS}$ . Note: Each device in a system should have $V_{DD}$ , $V_{DDQ}$ and $V_{PP}$ decoupled with a 0.1 $\mu$ F ceramic capacitor close to the pin (high-frequency, inherently-low inductance capacitors should be as close as possible to the package). See Figure 8: AC measurement load circuit. The PCB track widths should be sufficient to carry the required $V_{PP}$ program and erase currents. ### 3 Bus operations There are six standard bus operations that control the device. These are bus read, bus write, address latch, output disable, standby and reset. See *Table 3: Bus operations* for a summary. Typically glitches of less than 5 ns on Chip Enable or Write Enable are ignored by the memory and do not affect bus write operations. #### 3.1 Bus read Bus read operations output the contents of the memory array, the electronic signature, the Status Register and the common Flash Interface. Both Chip Enable and Output Enable must be at V<sub>IL</sub> to perform a read operation. The Chip Enable input is used to enable the device. Output Enable is used to gate data onto the output. The data read depends on the previous command written to the memory (see *Section 4: Command interface*). See Figures 9, 11 and 12 Read AC waveforms, and Tables 23 and 24 Read AC characteristics for details of when the output becomes valid. #### 3.2 Bus write Bus write operations write commands to the memory or latch input data to be programmed. A bus write operation is initiated when Chip Enable and Write Enable are at $V_{IL}$ with Output Enable at $V_{IH}$ . Commands, input data and addresses are latched on the rising edge of Write Enable or Chip Enable, whichever occurs first. The addresses can also be latched prior to the write operation by toggling Latch Enable. In this case the Latch Enable should be tied to $V_{IH}$ during the bus write operation. See Figures 15 and 16, Write AC waveforms, and Tables 25 and 26, Write AC characteristics for details of the timing requirements. #### 3.3 Address latch Address latch operations input valid addresses. Both Chip enable and Latch Enable must be at $V_{\rm IL}$ during address latch operations. The addresses are latched on the rising edge of Latch Enable. ## 3.4 Output disable The outputs are high impedance when the Output Enable is at V<sub>IH</sub>. ### 3.5 Standby Standby disables most of the internal circuitry allowing a substantial reduction of the current consumption. The memory is in standby when Chip Enable and Reset are at $V_{IH}$ . The power consumption is reduced to the standby level $I_{DD3}$ and the outputs are set to high impedance independently from the Output Enable or Write Enable inputs. If Chip Enable switches to $V_{IH}$ during a program or erase operation, the device enters standby mode when finished. #### 3.6 Reset During reset mode the memory is deselected and the outputs are high impedance. The memory is in reset mode when Reset is at $V_{IL}$ . The power consumption is reduced to the reset level, independently from the Chip Enable, Output Enable or Write Enable inputs. If Reset is pulled to $V_{SS}$ during a program or erase, this operation is aborted and the memory content is no longer valid. Table 3. Bus operations<sup>(1)</sup> | Operation | E | G | W | Ī | RP | WAIT <sup>(2)</sup> | DQ15-DQ0 | |----------------|-----------------|----------|-----------------|---------------------|-----------------|---------------------|------------------------------------| | Bus read | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> (3) | $V_{IH}$ | | Data output | | Bus write | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | V <sub>IL</sub> (3) | V <sub>IH</sub> | | Data input | | Address latch | V <sub>IL</sub> | Х | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | | Data output or Hi-Z <sup>(4)</sup> | | Output disable | $V_{IL}$ | $V_{IH}$ | V <sub>IH</sub> | Х | V <sub>IH</sub> | Hi-Z | Hi-Z | | Standby | $V_{IH}$ | Χ | Х | Х | V <sub>IH</sub> | Hi-Z | Hi-Z | | Reset | Х | Х | Х | Х | V <sub>IL</sub> | Hi-Z | Hi-Z | - 1. X = 'don't care' - 2. WAIT signal polarity is configured using the Set Configuration Register command. - 3. $\overline{L}$ can be tied to $V_{IH}$ if the valid address has been previously latched. - 4. Depends on $\overline{G}$ . #### 4 Command interface All bus write operations to the memory are interpreted by the command interface. Commands consist of one or more sequential bus write operations. An internal Program/Erase Controller handles all timings and verifies the correct execution of the program and erase commands. The Program/Erase Controller provides a Status Register whose output may be read at any time to monitor the progress or the result of the operation. The command interface is reset to read mode when power is first applied, when exiting from Reset or whenever $V_{DD}$ is lower than $V_{LKO}$ . Command sequences must be followed exactly. Any invalid combination of commands is ignored. Refer to *Table 4: Command codes*, *Table 5: Standard commands*, *Table 6: Factory command* for a summary of the command interface. Table 4. Command codes | Hex Code | Command | |----------|--------------------------------------------------------------------------------------------------| | 01h | Block Lock Confirm | | 03h | Set Configuration Register Confirm | | 10h | Alternative Program Setup | | 20h | Block Erase Setup | | 2Fh | Block Lock-Down Confirm | | 40h | Program Setup | | 50h | Clear Status Register | | 60h | Block Lock Setup, Block Unlock Setup, Block Lock Down Setup and Set Configuration Register Setup | | 70h | Read Status Register | | 80h | Buffer Enhanced Factory Program | | 90h | Read Electronic Signature | | 98h | Read CFI Query | | B0h | Program/Erase Suspend | | BCh | Blank Check Setup | | C0h | Protection Register Program | | CBh | Blank Check Confirm | | D0h | Program/Erase Resume, Block Erase Confirm, Block Unlock Confirm or Buffer Program Confirm | | E8h | Buffer Program | | FFh | Read Array | 19/109 #### 4.1 Read Array command The Read Array command returns the addressed bank to read array mode. One bus write cycle is required to issue the Read Array command. Once a bank is in read array mode, subsequent read operations output the data from the memory array. A Read Array command can be issued to any banks while programming or erasing in another bank. If the Read Array command is issued to a bank currently executing a program or erase operation, the bank returns to read array mode but the program or erase operation continues. However, the data output from the bank is not guaranteed until the program or erase operation has finished. The read modes of other banks are not affected. ### 4.2 Read Status Register command The device contains a Status Register that is used to monitor program or erase operations. The Read Status Register command is used to read the contents of the Status Register for the addressed bank. One bus write cycle is required to issue the Read Status Register command. Once a bank is in read Status Register mode, subsequent read operations output the contents of the Status Register. The Status Register data is latched on the falling edge of the Chip Enable or Output Enable signals. Either Chip Enable or Output Enable must be toggled to update the Status Register data. The Read Status Register command can be issued at any time, even during program or erase operations. The Read Status Register command only changes the read mode of the addressed bank. The read modes of other banks are not affected. Only asynchronous read and single synchronous read operations should be used to read the Status Register. A Read Array command is required to return the bank to read array mode. See *Table 9* for the description of the Status Register bits. ### 4.3 Read Electronic Signature command The Read Electronic Signature command reads the manufacturer and device codes, the lock status of the addressed bank, the Protection Register, and the Configuration Register. One bus write cycle is required to issue the Read Electronic Signature command. Once a bank is in read electronic signature mode, subsequent read operations in the same bank output the manufacturer code, the device code, the lock status of the addressed bank, the Protection Register, or the Configuration Register (see *Table 7*). The Read Electronic Signature command can be issued at any time, even during program or erase operations, except during Protection Register Program operations. Dual operations between the parameter bank and the electronic signature location are not allowed (see *Table 15: Dual operation limitations* for details). If a Read Electronic Signature command is issued to a bank that is executing a program or erase operation, the bank goes into read electronic signature mode. Subsequent bus read cycles output the electronic signature data and the Program/Erase Controller continues to program or erase in the background. The Read Electronic Signature command only changes the read mode of the addressed bank. The read modes of other banks are not affected. Only asynchronous read and single synchronous read operations should be used to read the electronic signature. A Read Array command is required to return the bank to read array mode. ### 4.4 Read CFI Query command The Read CFI Query command reads data from the common Flash interface (CFI). One bus write cycle is required to issue the Read CFI Query command. Once a bank is in read CFI query mode, subsequent bus read operations in the same bank read from the common Flash interface. The Read CFI Query command can be issued at any time, even during program or erase operations. If a Read CFI Query command is issued to a bank that is executing a program or erase operation the bank goes into read CFI query mode. Subsequent bus read cycles output the CFI data and the Program/Erase Controller continues to program or erase in the background. The Read CFI Query command only changes the read mode of the addressed bank. The read modes of other banks are not affected. Only asynchronous read and single synchronous read operations should be used to read from the CFI. A Read Array command is required to return the bank to read array mode. Dual operations between the parameter bank and the CFI memory space are not allowed (see *Table 15: Dual operation limitations* for details). See Appendix B: Common Flash interface and Tables 36, 37, 38, 39, 40, 42, 43, 44 and 45 for details on the information contained in the common Flash interface memory area. ### 4.5 Clear Status Register command The Clear Status Register command resets (set to '0') all error bits (SR1, 3, 4 and 5) in the Status Register. One bus write cycle is required to issue the Clear Status Register command. The Clear Status Register command does not affect the read mode of the bank. The error bits in the Status Register do not automatically return to '0' when a new command is issued. They should be cleared before attempting a new program or erase command. #### 4.6 Block Erase command The Block Erase command is used to erase a block. It sets all the bits within the selected block to '1'. All previous data in the block is lost. If the block is protected then the erase operation aborts, the data in the block is not changed, and the Status Register outputs the error. Two bus write cycles are required to issue the command: - The first bus cycle sets up the Block Erase command. - The second latches the block address and starts the Program/Erase Controller. If the second bus cycle is not the block erase confirm code, Status Register bits SR4 and SR5 are set and the command is aborted. Once the command is issued the bank enters read Status Register mode and any read operation within the addressed bank outputs the contents of the Status Register. A Read Array command is required to return the bank to read array mode. During block erase operations the bank containing the block being erased only accepts the Read Array, Read Status Register, Read Electronic Signature, Read CFI Query and the Program/Erase Suspend commands; all other commands are ignored. The Block Erase operation aborts if Reset, $\overline{RP}$ , goes to $V_{IL}$ . As data integrity cannot be guaranteed when the block erase operation is aborted, the block must be erased again. Refer to *Section 8* for detailed information about simultaneous operations allowed in banks not being erased. Typical erase times are given in Table 17: Program/erase times and endurance cycles. See Appendix C, Figure 22: Block erase flowchart and pseudo code for a suggested flowchart for using the Block Erase command. #### 4.7 Blank Check command The Blank Check command checks whether a main array block has been completely erased. Only one block at a time can be checked. To use the Blank Check command $V_{PP}$ must be equal to $V_{PPH}$ . If $V_{PP}$ is not equal to $V_{PPH}$ , the device ignores the command and no error is shown in the Status Register. Two bus cycles are required to issue the Blank Check command: - The first bus cycle writes the Blank Check command (BCh) to any address in the block to be checked. - The second bus cycle writes the Blank Check Confirm command (CBh) to any address in the block to be checked and starts the blank check operation. If the second bus cycle is not blank check confirm, Status Register bits SR4 and SR5 are set to '1' and the command aborts. Once the command is issued the addressed bank automatically enters the Status Register mode and further reads within the bank output the Status Register contents. The only operation permitted during blank check is read Status Register. Dual operations are not supported while a blank check operation is in progress. Blank check operations cannot be suspended and are not allowed while the device is in program/erase suspend. The SR7 Status Register bit indicates the status of the blank check operation in progress: SR7 = '0' means that the blank check operation is still ongoing. SR7 = '1' means that the operation is complete. The SR5 Status Register bit goes High (SR5 = '1') to indicate that the blank check operation has failed. At the end of the operation the bank remains in the read Status Register mode until another command is written to the command interface. See *Appendix C*, *Figure 26: Blank check flowchart and pseudo code* for a suggested flowchart for using the Blank Check command. Typical blank check times are given in *Table 17: Program/erase times and endurance cycles*. #### 4.8 Program command The Program command is used to program a single word to the memory array. If the block being programmed is protected, then the program operation aborts, the data in the block is not changed, and the Status Register outputs the error. Two bus write cycles are required to issue the Program command: - The first bus cycle sets up the Program command. - The second latches the address and data to be programmed and starts the Program/Erase Controller. Once the programming has started, read operations in the bank being programmed output the Status Register content. During a program operation, the bank containing the word being programmed only accepts the Read Array, Read Status Register, Read Electronic Signature, Read CFI Query and the Program/Erase Suspend commands; all other commands are ignored. A Read Array command is required to return the bank to read array mode. Refer to *Section 8* for detailed information about simultaneous operations allowed in banks not being programmed. Typical program times are given in Table 17: Program/erase times and endurance cycles. The program operation aborts if Reset, $\overline{RP}$ , goes to $V_{IL}$ . As data integrity cannot be guaranteed when the program operation is aborted, the block must be erased before trying to re-issue the program operation. See Appendix C, Figure 19: Program flowchart and pseudo code for the flowchart for using the Program command. #### 4.9 Buffer Program command The Buffer Program command uses of the device's 32-word write buffer to speed up programming. Up to 32 words can be loaded into the write buffer. The Buffer Program command dramatically reduces in-system programming time compared to the standard non-buffered Program command. Four successive steps are required to issue the Buffer Program command: 1. The first bus write cycle sets up the Buffer Program command. The setup code can be addressed to any location within the targeted block. After the first bus write cycle, read operations in the bank output the contents of the Status Register. Status Register bit SR7 should be read to check that the buffer is available (SR7 = 1). If the buffer is not available (SR7 = 0), re-issue the Buffer Program command to update the Status Register contents. - The second bus write cycle sets up the number of words to be programmed. Value n is written to the same block address, where n+1 is the number of words to be programmed. - 3. Use n+1 bus write cycles to load the address and data for each word into the write buffer. Addresses must lie within the range from the start address to the start address + n, where the start address is the location of the first data to be programmed. Optimum performance is obtained when the start address corresponds to a 32-word boundary. If the start address is not aligned to a 32-word boundary, the total programming time is doubled - 4. The final bus write cycle confirms the Buffer Program command and starts the program operation. All the addresses used in the Buffer Program operation must lie within the same block. Invalid address combinations or failing to follow the correct sequence of bus write cycles sets an error in the Status Register and aborts the operation without affecting the data in the memory array. If the Status Register bits SR4 and SR5 are set to '1', the Buffer Program command is not accepted. Clear the Status Register before re-issuing the command. If the block being programmed is protected an error is set in the Status Register and the operation aborts without affecting the data in the memory array. During Buffer Program operations the bank being programmed only accepts the Read Array, Read Status Register, Read Electronic Signature, Read CFI Query and the Program/Erase Suspend commands; all other commands are ignored. Refer to *Section 8* for detailed information about simultaneous operations allowed in banks not being programmed. See Appendix C, Figure 20: Buffer program flowchart and pseudo code for a suggested flowchart on using the Buffer Program command. #### 4.10 Buffer Enhanced Factory Program command The Buffer Enhanced Factory Program command has been specially developed to speed up programming in manufacturing environments where the programming time is critical. It is used to program one or more write buffer(s) of 32 words to a block. Once the device enters buffer enhanced factory program mode, the write buffer can be reloaded any number of times as long as the address remains within the same block. Only one block can be programmed at a time. If the block being programmed is protected, then the program operation aborts, the data in the block is not changed, and the Status Register outputs the error. The use of the Buffer Enhanced Factory Program command requires certain operating conditions: - V<sub>PP</sub> must be set to V<sub>PPH</sub> - V<sub>DD</sub> must be within operating range - Ambient temperature T<sub>A</sub> must be 30°C ± 10°C - The targeted block must be unlocked - The start address must be aligned with the start of a 32-word buffer boundary - The address must remain the start address throughout programming. Dual operations are not supported during the buffer enhanced factory program operation and the command cannot be suspended. The Buffer Enhanced Factory Program command consists of three phases: the setup phase, the program and verify phase, and the exit phase. Refer to *Table 6: Factory command* for detailed information. #### 4.10.1 Setup phase The Buffer Enhanced Factory Program command requires two bus write cycles to initiate the command: - The first bus write cycle sets up the Buffer Enhanced Factory Program command. - The second bus write cycle confirms the command. After the confirm command is issued, read operations output the contents of the Status Register. The Read Status Register command must not be issued or it is interpreted as data to program. The Status Register P/EC bit SR7 should be read to check that the P/EC is ready to proceed to the next phase. If an error is detected, SR4 goes high (set to '1') and the Buffer Enhanced Factory Program operation is terminated. See *Section 5: Status Register* for details on the error. 25/109 #### 4.10.2 Program and verify phase The program and verify phase requires 32 cycles to program the 32 words to the write buffer. The data is stored sequentially, starting at the first address of the write buffer, until the write buffer is full (32 words). To program less than 32 words, the remaining words should be programmed with FFFFh. Three successive steps are required to issue and execute the program and verify phase of the command. - Use one bus write operation to latch the start address and the first word to be programmed. The Status Register bank write status bit SR0 should be read to check that the P/EC is ready for the next word. - 2. Each subsequent word to be programmed is latched with a new bus write operation. The address must remain the start address as the P/EC increments the address location. If any address that is not in the same block as the start address is given, the program and verify phase terminates. Status Register bit SR0 should be read between each bus write cycle to check that the P/EC is ready for the next word. - 3. Once the write buffer is full, the data is programmed sequentially to the memory array. After the program operation the device automatically verifies the data and reprograms if necessary. The program and verify phase can be repeated, without re-issuing the command, to program additional 32-word locations as long as the address remains in the same block. 4. Finally, after all words, or the entire block have been programmed, write one bus write operation to any address outside the block containing the start address, to terminate program and verify phase. Status Register bit SR0 must be checked to determine whether the program operation is finished. The Status Register may be checked for errors at any time but it must be checked after the entire block has been programmed. #### 4.10.3 Exit phase Status Register P/EC bit SR7 set to '1' indicates that the device has exited the buffer enhanced factory program operation and returned to read Status Register mode. A full Status Register check should be done to ensure that the block has been successfully programmed. See Section 5: Status Register for more details. For optimum performance the Buffer Enhanced Factory Program command should be limited to a maximum of 100 program/erase cycles per block. If this limit is exceeded the internal algorithm continues to work properly but some degradation in performance is possible. Typical program times are given in *Table 17*. See Appendix C, Figure 27: Buffer enhanced factory program flowchart and pseudo code for a suggested flowchart on using the Buffer Enhanced Factory Program command. #### 4.11 Program/Erase Suspend command The Program/Erase Suspend command is used to pause a program or block erase operation. The command can be addressed to any bank. The Program/Erase Resume command is required to restart the suspended operation. One bus write cycle is required to issue the Program/Erase Suspend command. Once the Program/Erase Controller has paused bits SR7, SR6 and/ or SR2 of the Status Register is set to '1'. The following commands are accepted during Program/Erase Suspend: - Program/Erase Resume - Read Array (data from erase-suspended block or program-suspended word is not valid) - Read Status Register - Read Electronic Signature - Read CFI Query. Additionally, if the suspended operation is a block erase then the following commands are also accepted: - Set Configuration Register - Clear Status Register - Program (except in erase-suspended block) - Buffer Program (except in erase suspended blocks) - Block Lock - Block Lock-Down - Block Unlock. During an erase suspend the block being erased can be protected by issuing the Block Lock or Block Lock-Down commands. When the Program/Erase Resume command is issued the operation completes. It is possible to accumulate multiple suspend operations. For example, it is possible to suspend an erase operation, start a program operation, suspend the program operation, then read the array. If a Program command is issued during a block erase suspend, the erase operation cannot be resumed until the program operation has completed. The Program/Erase Suspend command does not change the read mode of the banks. If the suspended bank was in read Status Register, read electronic signature, or read CFI query mode, the bank remains in that mode and outputs the corresponding data. Refer to *Section 8* for detailed information about simultaneous operations allowed during Program/Erase Suspend. During a Program/Erase Suspend, the device can be placed in standby mode by taking Chip Enable to $V_{IH}$ . Program/erase is aborted if Reset, $\overline{RP}$ , goes to $V_{II}$ . See Appendix C, Figure 21: Program suspend and resume flowchart and pseudo code, and Figure 23: Erase suspend and resume flowchart and pseudo code for flowcharts for using the Program/Erase Suspend command. #### 4.12 Program/Erase Resume command The Program/Erase Resume command restarts the program or erase operation suspended by the Program/Erase Suspend command. One bus write cycle is required to issue the command. The command can be issued to any address. The Program/Erase Resume command does not change the read mode of the banks. If the suspended bank was in read Status Register, read electronic signature or read CFI query mode, the bank remains in that mode and outputs the corresponding data. If a Program command is issued during a block erase suspend, then the erase cannot be resumed until the program operation has completed. See Appendix C, Figure 21: Program suspend and resume flowchart and pseudo code, and Figure 23: Erase suspend and resume flowchart and pseudo code for flowcharts for using the Program/Erase Resume command. #### 4.13 Protection Register Program command The Protection Register Program command is used to program the user One-Time-Programmable (OTP) segments of the Protection Register and the two Protection Register locks. The device features 16 OTP segments of 128 bits and one OTP segment of 64 bits, as shown in *Figure 4: Protection Register memory map*. The segments are programmed one word at a time. When shipped, all bits in the segment are set to '1'. The user can only program the bits to '0'. Two bus write cycles are required to issue the Protection Register Program command: - The first bus cycle sets up the Protection Register Program command. - The second latches the address and data to be programmed to the Protection Register and starts the Program/Erase Controller. Read operations to the bank being programmed output the Status Register content after the program operation has started. Attempting to program a previously-protected Protection Register results in a Status Register error. The Protection Register Program cannot be suspended. Dual operations between the parameter bank and the Protection Register memory space are not allowed (see *Table 15: Dual operation limitations* for details) The two Protection Register locks protect the OTP segments from further modification. The protection of the OTP segments is not reversible. Refer to *Figure 4: Protection Register memory map*, and *Table 8: Protection Register locks* for details on the lock bits. See Appendix C, Figure 25: Protection Register program flowchart and pseudo code for a flowchart for using the Protection Register Program command. #### 4.14 Set Configuration Register command The Set Configuration Register command is used to write a new value to the Configuration Register. Two bus write cycles are required to issue the Set Configuration Register command. - The first cycle sets up the Set Configuration Register command and the address corresponding to the Configuration Register content. - The second cycle writes the Configuration Register data and the confirm command. The Configuration Register data must be written as an address during the bus write cycles, that is A0 = CR0, A1 = CR1, ..., A15 = CR15. Addresses A16-A23 are ignored. Read operations output the array content after the Set Configuration Register command is issued. The Read Electronic Signature command is required to read the updated contents of the Configuration Register. #### 4.15 Block Lock command The Block Lock command locks a block and prevents program or erase operations from changing the data in it. All blocks are locked after power-up or reset. Two bus write cycles are required to issue the Block Lock command. - The first bus cycle sets up the Block Lock command. - The second bus write cycle latches the block address and locks the block. The lock status can be monitored for each block using the Read Electronic Signature command. *Table 16* shows the lock status after issuing a Block Lock command. Once set, the block lock bits remain set even after a hardware reset or power-down/power-up. They are cleared by a Block Unlock command. Refer to Section 9: Block locking for a detailed explanation. See Appendix C, Figure 24: Locking operations flowchart and pseudo code for a flowchart for using the Lock command. #### 4.16 Block Unlock command The Block Unlock command is used to unlock a block, allowing the block to be programmed or erased. Two bus write cycles are required to issue the Block Unlock command. - The first bus cycle sets up the Block Unlock command. - The second bus write cycle latches the block address and unlocks the block. The lock status can be monitored for each block using the Read Electronic Signature command. *Table 16* shows the protection status after issuing a Block Unlock command. Refer to Section 9: Block locking for a detailed explanation and Appendix C, Figure 24: Locking operations flowchart and pseudo code for a flowchart for using the Block Unlock command. #### 4.17 Block Lock-Down command The Block Lock-Down command locks down a locked or unlocked block. A locked-down block cannot be programmed or erased. The lock status of a locked-down block cannot be changed when $\overline{WP}$ is low, $V_{IL}$ . When $\overline{WP}$ is high, $V_{IH}$ , the lock-down function is disabled and the locked blocks can be individually unlocked by the Block Unlock command. Two bus write cycles are required to issue the Block Lock-Down command: - The first bus cycle sets up the Block Lock-Down command. - The second bus write cycle latches the block address and locks-down the block. The lock status can be monitored for each block using the Read Electronic Signature command. Locked-down blocks revert to the locked (and not locked-down) state when the device is reset on power-down. *Table 16* shows the lock status after issuing a Block Lock-Down command. Refer to Section 9: Block locking for a detailed explanation and Appendix C, Figure 24: Locking operations flowchart and pseudo code for a flowchart for using the Lock-Down command. Table 5. Standard commands | | | Bus operations | | | | | | | |--------------------------------|--------|----------------|--------------------------|-------------------|-------|--------------------|-----------------|--| | Commands | Cycles | | 1st cycle | 2nd cycle | | | | | | | | Op. | Add | Data | Op. | Add | Data | | | Read Array | 1+ | Write | BKA | FFh | Read | WA | RD | | | Read Status Register | 1+ | Write | BKA | 70h | Read | BKA <sup>(2)</sup> | SRD | | | Read Electronic<br>Signature | 1+ | Write | ВКА | 90h | Read | BKA <sup>(2)</sup> | ESD | | | Read CFI Query | 1+ | Write | BKA | 98h | Read | BKA <sup>(2)</sup> | QD | | | Clear Status Register | 1 | Write | Х | 50h | | | | | | Block Erase | 2 | Write | BKA or BA <sup>(3)</sup> | 20h | Write | BA | D0h | | | Program | 2 | Write | BKA or WA <sup>(3)</sup> | 40h or<br>10h | Write | WA | PD | | | | | Write | BA | E8h | Write | ВА | n | | | Buffer Program | n+4 | Write | PA <sub>1</sub> | PD <sub>1</sub> | Write | PA <sub>2</sub> | PD <sub>2</sub> | | | | | Write | PA <sub>n+1</sub> | PD <sub>n+1</sub> | Write | Х | D0h | | | Program/Erase Suspend | 1 | Write | Х | B0h | | | | | | Program/Erase Resume | 1 | Write | Х | D0h | | | | | | Protection Register<br>Program | 2 | Write | PRA | C0h | Write | PRA | PRD | | | Set Configuration<br>Register | 2 | Write | CRD | 60h | Write | CRD | 03h | | | Block Lock | 2 | Write | BKA or BA <sup>(3)</sup> | 60h | Write | BA | 01h | | | Block Unlock | 2 | Write | BKA or BA <sup>(3)</sup> | 60h | Write | BA | D0h | | | Block Lock-Down | 2 | Write | BKA or BA <sup>(3)</sup> | 60h | Write | ВА | 2Fh | | <sup>1.</sup> X = 'don't care', WA = Word Address in targeted bank, RD = Read Data, SRD = Status Register Data, ESD = Electronic Signature Data, QD = Query Data, BA = Block Address, BKA = Bank Address, PD = Program Data, PRA = Protection Register Address, PRD = Protection Register Data, CRD = Configuration Register Data. <sup>2.</sup> Must be same bank as in the first cycle. The signature addresses are listed in *Table 7*. <sup>3.</sup> Any address within the bank can be used. <sup>4.</sup> n+1 is the number of words to be programmed. Table 6. Factory command | Command | Phase | Cycles | Bus write operations | | | | | | | | | | |------------------------------------|-----------------------------------|--------|------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|-----------------|------------------| | | | | 1st | | 21 | 2nd 3 | | rd | Final -1 | | Final | | | | | | Add | Data | Add | Data | Add | Data | Add | Data | Add | Data | | Blank Check | | 2 | BA | BCh | ВА | CBh | | | | | | | | Buffer Enhanced<br>Factory Program | Setup | 2 | BKA or<br>WA <sup>(4)</sup> | 80h | WA <sub>1</sub> | D0h | | | | | | | | | Program/<br>verify <sup>(3)</sup> | ≥32 | WA <sub>1</sub> | PD <sub>1</sub> | WA <sub>1</sub> | PD <sub>2</sub> | WA <sub>1</sub> | PD <sub>3</sub> | WA <sub>1</sub> | PD <sub>31</sub> | WA <sub>1</sub> | PD <sub>32</sub> | | | Exit | 1 | NOT BA <sub>1</sub> <sup>(2)</sup> | Х | | | | | | | | | - 1. WA = Word Address in targeted bank, BKA = Bank Address, PD = Program Data, BA = Block Address, X = 'don't care'. - 2. $WA_1$ is the Start Address, NOT $BA_1$ = Not Block Address of $WA_1$ . - The Program/Verify phase can be executed any number of times as long as the data is to be programmed to the same block. - 4. Any address within the bank can be used. Table 7. Electronic signature codes | | Code | Address (h) | Data (h) | | |---------------------------------|-----------------------------|-----------------------------------------|----------------------|--| | Manufacturer Code | | Bank address + 00 | 0020 | | | Device Code | Тор | Bank address + 01 | 880D | | | Device Code | Bottom | Bank address + 01 | 880E | | | | Locked | | 0001 | | | Block Protection | Unlocked | Block address + 02 | 0000 | | | Block Protection | Locked and locked-down | Block address + 02 | 0003 | | | | Unlocked and locked-down | | 0002 | | | Configuration Register | | Bank address + 05 | CR | | | Protection Register PR0<br>Lock | ST factory default | Bank address + 80 | 0002 | | | | OTP area permanently locked | Balik addless + 60 | 0000 | | | Protection Register PR0 | | Bank address + 81<br>Bank address + 84 | Unique Device Number | | | Flotection Register FRo | | Bank address + 85<br>Bank address + 88 | OTP Area | | | Protection Register PR1 t | hrough PR16 lock | Bank address + 89 | PRLD | | | Protection Registers PR1 | -PR16 | Bank address + 8A<br>Bank address + 109 | OTP Area | | 1. CR = Configuration Register, PRLD = Protection Register Lock Data, DRC = Die Revision Code. 57/ Figure 4. Protection Register memory map Table 8. Protection Register locks | Lock | | | Description | | | | | |------------|---------|--------------|--------------------------------------------------------------------------|--|--|--|--| | Number | Address | Bits | Description | | | | | | Lock 1 80h | | Bit 0 | Preprogrammed to protect unique device number, address 81h to 84h in PR0 | | | | | | | 80h | Bit 1 | Protects 64 bits of OTP segment, address 85h to 88h in PR0 | | | | | | | | Bits 2 to 15 | Reserved | | | | | | Lock 2 | | Bit 0 | Protects 128 bits of OTP segment PR1 | | | | | | | | Bit 1 | Protects 128 bits of OTP segment PR2 | | | | | | | | Bit 2 | Protects 128 bits of OTP segment PR3 | | | | | | | 89h | - | | | | | | | | | Bit 13 | Protects 128 bits of OTP segment PR14 | | | | | | | | Bit 14 | Protects 128 bits of OTP segment PR15 | | | | | | | | Bit 15 | Protects 128 bits of OTP segment PR16 | | | | | ### 5 Status Register The Status Register provides information on the current or previous program or erase operations. Issue a Read Status Register command to read the contents of the Status Register. Refer to Section 4.2: Read Status Register command for more details. To output the contents, the Status Register is latched and updated on the falling edge of the Chip Enable or Output Enable signals and can be read until Chip Enable or Output Enable returns to $V_{IH}$ . The Status Register can only be read using single asynchronous or single synchronous reads. Bus read operations from any address within the bank always read the Status Register during program and erase operations if no Read Array command has been issued. The various bits convey information about the status and any errors of the operation. Bits SR7, SR6, SR2 and SR0 give information on the status of the device and are set and reset by the device. Bits SR5, SR4, SR3 and SR1 provide information on errors. They are set by the device but must be reset by issuing a Clear Status Register command or a hardware reset. If an error bit is set to '1' the Status Register should be reset before issuing another command. The bits in the Status Register are summarized in *Table 9: Status Register bits*. Refer to *Table 9* in conjunction with the descriptions in the following sections. ### 5.1 Program/Erase Controller status bit (SR7) The Program/Erase Controller status bit indicates whether the Program/Erase Controller is active or inactive in any bank. When the Program/Erase Controller status bit is Low (set to '0'), the Program/Erase Controller is active. When the bit is High (set to '1'), the Program/Erase Controller is inactive and the device is ready to process a new command. The Program/Erase Controller status bit is Low immediately after a Program/Erase Suspend command is issued until the Program/Erase Controller pauses. After the Program/Erase Controller pauses, the bit is High. ## 5.2 Erase suspend status bit (SR6) The erase suspend status bit indicates that an erase operation has been suspended in the addressed block. When the erase suspend status bit is High (set to '1'), a Program/Erase Suspend command has been issued and the memory is waiting for a Program/Erase Resume command. The erase suspend status bit should only be considered valid when the Program/Erase Controller status bit is High (Program/Erase Controller inactive). SR6 is set within the erase suspend latency time of the Program/Erase Suspend command being issued, therefore, the memory may still complete the operation rather than entering the suspend mode. When a Program/Erase Resume command is issued the erase suspend status bit returns Low. ### 5.3 Erase/blank check status bit (SR5) The erase/blank check status bit is used to identify if there was an error during a block erase operation. When the erase/blank check status bit is High (set to '1'), the Program/Erase Controller has applied the maximum number of pulses to the block and still failed to verify that it has erased correctly. The erase/blank check status bit should be read once the Program/Erase Controller status bit is High (Program/Erase Controller inactive). The erase/blank check status bit is also used to indicate whether an error occurred during the blank check operation. If the data at one or more locations in the block where the Blank Check command has been issued is different from FFFFh, SR5 is set to '1'. Once set High, the erase/blank check status bit must be set Low by a Clear Status Register command or a hardware reset before a new erase command is issued, otherwise the new command appears to fail. ### 5.4 Program status bit (SR4) The program status bit is used to identify if there was an error during a program operation. The program status bit should be read once the Program/Erase Controller status bit is High (Program/Erase Controller inactive). When the Program status bit is High (set to '1'), the Program/Erase Controller has applied the maximum number of pulses to the word and still failed to verify that it has programmed correctly. Once set High, the program status bit must be set Low by a Clear Status Register command or a hardware reset before a new program command is issued, otherwise the new command appears to fail. ## 5.5 V<sub>PP</sub> status bit (SR3) The $V_{PP}$ status bit is used to identify an invalid voltage on the $V_{PP}$ pin during program and erase operations. The $V_{PP}$ pin is only sampled at the beginning of a program or erase operation. Program and erase operations are not guaranteed if $V_{PP}$ becomes invalid during an operation. When the $V_{PP}$ status bit is Low (set to '0'), the voltage on the $V_{PP}$ pin was sampled at a valid voltage. When the $V_{PP}$ status bit is High (set to '1'), the $V_{PP}$ pin has a voltage that is below the $V_{PP}$ lockout voltage, $V_{PPLK}$ , the memory is protected and program and erase operations cannot be performed. Once set High, the V<sub>PP</sub> status bit must be set Low by a Clear Status Register command or a hardware reset before a new program or erase command is issued, otherwise the new command appears to fail. #### 5.6 Program suspend status bit (SR2) The program suspend status bit indicates that a program operation has been suspended in the addressed block. The program suspend status bit should only be considered valid when the Program/Erase Controller status bit is High (Program/Erase Controller inactive). When the program suspend status bit is High (set to '1'), a Program/Erase Suspend command has been issued and the memory is waiting for a Program/Erase Resume command. SR2 is set within the program suspend latency time of the Program/Erase Suspend command being issued therefore the memory may still complete the operation rather than entering the suspend mode. When a Program/Erase Resume command is issued the program suspend status bit returns Low. ### 5.7 Block protection status bit (SR1) The block protection status bit is used to identify if a program or block erase operation has tried to modify the contents of a locked or locked-down block. When the block protection status bit is High (set to '1'), a program or erase operation has been attempted on a locked or locked-down block. Once set High, the block protection status bit must be set Low by a Clear Status Register command or a hardware reset before a new program or erase command is issued, otherwise the new command appears to fail. ### 5.8 Bank write/multiple word program status bit (SR0) The bank write status bit indicates whether the addressed bank is programming or erasing. In buffer enhanced factory program mode the multiple word program bit shows if the device is ready to accept a new word to be programmed to the memory array. The bank write status bit should only be considered valid when the Program/Erase Controller status bit SR7 is Low (set to '0'). When both the Program/Erase Controller status bit and the bank write status bit are Low (set to '0'), the addressed bank is executing a program or erase operation. When the Program/Erase Controller status bit is Low (set to '0') and the bank write status bit is High (set to '1'), a program or erase operation is being executed in a bank other than the one being addressed. In buffer enhanced factory program mode if multiple word program status bit is Low (set to '0'), the device is ready for the next word, if the multiple word program status bit is High (set to '1') the device is not ready for the next word. For further details on how to use the Status Register, see the flowcharts and pseudocodes provided in *Appendix C*. Table 9. Status Register bits | Bit | Name | Туре | Logic<br>Level | Definition | | | | |------|-----------------------------------------------|--------|----------------|-----------------------------------------|----------------------------------------------------------------------------------------|--|--| | SR7 | P/EC status | Status | '1' | Ready | | | | | SK/ | P/EC status | Status | '0' | Busy | | | | | SR6 | Erase suspend status | Status | '1' | Erase suspended | | | | | Oito | Liase suspend status | Otatus | '0' | Erase In progress or completed | | | | | SR5 | Erase/blank check | Error | '1' | Erase/blank check error | | | | | OIXO | status | LIIOI | '0' | Erase/blank check success | | | | | SR4 | Program status | Error | '1' | Program e | error | | | | OIXT | 1 Togram status | LIIOI | '0' | Program s | success | | | | SR3 | V <sub>PP</sub> status | Error | '1' | V <sub>PP</sub> invalid | d, abort | | | | Orto | V pp status | LIIOI | '0' | V <sub>PP</sub> OK | | | | | SR2 | Program suspend | Status | '1' | Program suspended | | | | | OIXZ | status | Otatus | '0' | Program in progress or completed | | | | | SR1 | Block protection | Error | '1' | Program/erase on protected block, abort | | | | | SIXT | status | LIIOI | '0' | No operation to protected blocks | | | | | | | | | SR7 = '1' | Not allowed | | | | | | | '1' | SR7 = '0' | Program or erase operation in a bank other than the addressed bank | | | | | Bank write status | Status | '0' | SR7 = '1' | No program or erase operation in the device | | | | | | | U | SR7 = '0' | Program or erase operation in addressed bank | | | | SR0 | | | | SR7 = '1' | Not allowed | | | | | Multiple word program status (buffer enhanced | Status | '1' | SR7 = '0' | The device is not ready for the next Buffer loading or is going to exit the BEFP mode. | | | | | factory program mode) | Sidius | '0' | SR7 = '1' | The device has exited the BEFP mode. | | | | | | '0' | | SR7 = '0' | The device is ready for the next buffer loading. | | | <sup>1.</sup> Logic level '1' is High, '0' is Low. ### 6 Configuration Register The Configuration Register configures the type of bus access that the memory performs. Refer to *Section 7: Read modes* for details on read operations. The Configuration Register is set through the command interface using the Set Configuration Register command. After a reset or power-up the device is configured for asynchronous read (CR15 = 1). The Configuration Register bits are described in *Table 11*. They specify the selection of the burst length, burst type, burst X latency and the read operation. Refer to Figures 5 and 6 for examples of synchronous burst configurations. ### 6.1 Read select bit (CR15) The read select bit, CR15, switches between asynchronous and synchronous read operations. When the read select bit is set to '1', read operations are asynchronous, and when the read select bit is set to '0', read operations are synchronous. Synchronous burst read is supported in both parameter and main blocks and can be performed across banks. On reset or power-up the read select bit is set to '1' for asynchronous access. ### 6.2 X latency bits (CR13-CR11) The X latency bits are used during synchronous read operations to set the number of clock cycles between the address being latched and the first data becoming available. Refer to *Figure 5: X latency and data output configuration example*. For correct operation the X latency bits can only assume the values in *Table 11: Configuration Register.* *Table 10* shows how to set the X latency parameter, taking into account the speed class of the device and the frequency used to read the Flash memory in synchronous mode. Table 10. X latency settings | fmax | t <sub>K</sub> min | X latency min | |--------|--------------------|---------------| | 30 MHz | 33 ns | 3 | | 40 MHz | 2 5ns | 4 | | 54 MHz | 19 ns | 5 | ## 6.3 Wait polarity bit (CR10) The wait polarity bit is used to set the polarity of the Wait signal used in synchronous burst read mode. During synchronous burst read mode the Wait signal indicates whether the data output is valid or a WAIT state must be inserted. When the wait polarity bit is set to '0' the Wait signal is active Low. When the wait polarity bit is set to '1' the Wait signal is active High. ### 6.4 Data output configuration bit (CR9) The data output configuration bit configures the output to remain valid for either one or two clock cycles during synchronous mode. When the data output configuration bit is '0' the output data is valid for one clock cycle, and when it is '1' the output data is valid for two clock cycles. The data output configuration bit must be configured using the following condition: t<sub>K</sub> > t<sub>KQV</sub> + t<sub>QVK</sub> CPU #### where - t<sub>K</sub> is the clock period - t<sub>OVK CPU</sub> is the data setup time required by the system CPU - t<sub>KOV</sub> is the clock to data valid time. If this condition is not satisfied, the data output configuration bit should be set to '1' (two clock cycles). Refer to *Figure 5: X latency and data output configuration example*. ### 6.5 Wait configuration bit (CR8) The wait configuration bit controls the timing of the Wait output pin, WAIT, in synchronous burst read mode. When WAIT is asserted, data is not valid and when WAIT is de-asserted, data is valid. When the wait configuration bit is Low (set to '0') the Wait output pin is asserted during the WAIT state. When the wait configuration bit is High (set to '1'), the Wait output pin is asserted one data cycle before the WAIT state. ### 6.6 Burst type bit (CR7) The burst type bit determines the sequence of addresses read during synchronous burst reads. The burst type bit is High (set to '1'), as the memory outputs from sequential addresses only. See *Table 12: Burst type definition* for the sequence of addresses output from a given starting address in sequential mode. ## 6.7 Valid clock edge bit (CR6) The valid clock edge bit, CR6, configures the active edge of the Clock, K, during synchronous read operations. When the valid clock edge bit is Low (set to '0') the falling edge of the Clock is the active edge. When the valid clock edge bit is High (set to '1') the rising edge of the Clock is the active edge. ### 6.8 Wrap burst bit (CR3) The wrap burst bit, CR3, selects wrap and no wrap. Synchronous burst reads can be confined inside the 4 or 8-word boundary (wrap) or overcome the boundary (no wrap). When the wrap burst bit is Low (set to '0') the burst read wraps. When it is High (set to '1') the burst read does not wrap. ### 6.9 Burst length bits (CR2-CR0) The burst length bits set the number of words to be output during a synchronous burst read operation as result of a single address latch cycle. They can be set for 4 words, 8 words, 16 words or continuous burst, where all the words are read sequentially. In continuous burst mode the burst sequence can cross bank boundaries. In continuous burst mode, in 4, 8 or 16 words no-wrap, depending on the starting address, the device asserts the WAIT signal to indicate that a delay is necessary before the data is output. If the starting address is aligned to an 8-word boundary no WAIT states are needed and the WAIT output is not asserted. If the starting address is not aligned to the 8-word boundary, WAIT is asserted when the burst sequence crosses the first 8-word boundary to indicate that the device needs an internal delay to read the successive words in the array. WAIT is asserted only once during a continuous burst access. See also *Table 12: Burst type definition*. CR14, CR5 and CR4 are reserved for future use. Table 11. Configuration Register | Bit | Description | Value | Description | |-----------|--------------------|---------|--------------------------------------------------------------------------| | CR15 | Read select | 0 | Synchronous read | | CKIS | Read Select | 1 | Asynchronous read (default at power-on) | | CR14 | Reserved | | | | | | 010 | 2 clock latency <sup>(1)</sup> | | | | 011 | 3 clock latency | | | | 100 | 4 clock latency | | CR13-CR11 | X latency | 101 | 5 clock latency | | | | 110 | 6 clock latency | | | | 111 | 7 clock latency (default) | | | | Other c | onfigurations reserved | | CR10 | Wait polarity | 0 | WAIT is active Low | | CKIU | wait polarity | 1 | WAIT is active High (default) | | CR9 | Data output | 0 | Data held for one clock cycle | | CK9 | configuration | 1 | Data held for two clock cycles (default) <sup>(1)</sup> | | | | 0 | WAIT is active during WAIT state | | CR8 | Wait configuration | 1 | WAIT is active one data cycle before WAIT state <sup>(1)</sup> (default) | | CD7 | Durat tuna | 0 | Reserved | | CR7 | Burst type | 1 | Sequential (default) | | CR6 | Valid Clock edge | 0 | Falling Clock edge | | CRO | valid Clock edge | 1 | Rising Clock edge (default) | | CR5-CR4 | Reserved | • | | | CR3 | Wrap burst | 0 | Wrap | | CKS | wrap burst | 1 | No wrap (default) | | | | 001 | 4 words | | CR2-CR0 | Burst length | 010 | 8 words | | GRZ-GRU | Durat length | 011 | 16 words or N/A <sup>(2)</sup> | | | | 111 | Continuous (default) | The combination X latency = 2, data held for two clock cycles and Wait active one data cycle before the WAIT state is not supported. <sup>2.</sup> Not Applicable when the wrap burst bit (CR3) is reset to '0', that is when the wrap mode is enabled. Table 12. Burst type definition | | ie 12. | Burst type | 40111111011 | | 1 | | |---------|--------|-------------|-----------------------------|-----------------------------------------------------|------------------------------------|--| | Mode | Start | | | Sequential | Continuous burst | | | ĭ | add. | 4 words | 8 words | 16 words | Continuous Burst | | | | 0 | 0-1-2-3 | 0-1-2-3-4-5-6-7 | | 0-1-2-3-4-5-6 | | | | 1 | 1-2-3-0 | 1-2-3-4-5-6-7-0 | | 1-2-3-4-5-6-7 | | | | 2 | 2-3-0-1 | 2-3-4-5-6-7-0-1 | | 2-3-4-5-6-7-8 | | | | 3 | 3-0-1-2 | 3-4-5-6-7-0-1-2 | | 3-4-5-6-7-8-9 | | | | | | | | | | | | 7 | 7-4-5-6 | 7-0-1-2-3-4-5-6 | | 7-8-9-10-11-12-<br>13 | | | Wrap | : | | | N/A | | | | | 12 | 12-13-14-15 | 12-13-14-15-8-9-<br>10-11 | | 12-13-14-15-16-<br>17 | | | | 13 | 13-14-15-12 | 13-14-15-8-9-10-<br>11-12 | | 13-14-15-16-17-<br>18 | | | | 14 | 14-15-12-13 | 14-15-8-9-10-11-<br>12-13 | | 14-15-16-17-18-<br>19 | | | | 15 | 15-12-13-14 | 15-8-9-10-11-12-<br>13-14 | | 15-16-17-18-19-<br>20 | | | | 0 | 0-1-2-3 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7-8-9-10-11-12-13-14-15 | | | | | 1 | 1-2-3-4 | 1-2-3-4-5-6-7-8 | 1-2-3-4-5-6-7-89-10-11-12-13-14-15-16 | | | | | 2 | 2-3-4-5 | 2-3-4-5-6-7-8-9 | 2-3-4-56-7-8-9-10-11-12-13-14-15-16-17 | | | | | 3 | 3-4-5-6 | 3-4-5-6-7-8-9-10 | 3-4-5-6-7-8-9-10-11-12-13-14-15-16-17-18 | | | | | | | | | | | | de | 7 | 7-8-9-10 | 7-8-9-10-11-12-13-<br>14 | 7-8-9-10-11-12-13-14-15-16-17-18-19-20-<br>21-22 | Same as for wrap | | | No-wrap | | | | | (wrap /no wrap<br>has no effect on | | | Ž | 12 | 12-13-14-15 | 12-13-14-15-16-17-<br>18-19 | 12-13-14-15-16-17-18-19-20-21-22-23-24-<br>25-26-27 | continuous burst) | | | | 13 | 13-14-15-16 | 13-14-15-16-17-18-<br>19-20 | 13-14-15-16-17-18-19-20-21-22-23-24-25-<br>26-27-28 | | | | | 14 | 14-15-16-17 | 14-15-16-17-18-19-<br>20-21 | 14-15-16-17-18-19-20-21-22-23-24-25-26-<br>27-28-29 | - | | | | 15 | 15-16-17-18 | 15-16-17-18-19-20-<br>21-22 | 15-16-17-18-19-20-21-22-23-24-25-26-27-<br>28-29-30 | | | 43/109 - X-latency 1st cycle 4th cycle 2nd cycle 3rd cycle Κ Ē ī VALID ADDRESS A23-A0 tQVK\_CPUtKQV-DQ15-DQ0 VALID DATA VALID DATA Ai11050 Figure 5. X latency and data output configuration example 1. The settings shown are X latency = 4, data output held for one clock cycle. #### 7 Read modes Read operations can be performed in two different ways depending on the settings in the Configuration Register. If the clock signal is 'don't care' for the data output, the read operation is asynchronous, and if the data output is synchronized with clock, the read operation is synchronous. The read mode and format of the data output are determined by the Configuration Register. (see *Section 6: Configuration Register* for details). All banks support both asynchronous and synchronous read operations. ### 7.1 Asynchronous read mode In asynchronous read operations the clock signal is 'don't care'. The device outputs the data corresponding to the latched address, that is the memory array, Status Register, common Flash interface or electronic signature depending on the command issued. CR15 in the Configuration Register must be set to '1' for asynchronous operations. Asynchronous read operations can be performed in two different ways, asynchronous random access read and asynchronous page read. Only asynchronous page read takes full advantage of the internal page storage, therefore, different timings are applied. In asynchronous read mode a page of data is internally read and stored in a page buffer. The page has a size of 8 words and is addressed by address inputs A0, A1 and A2. The first read operation within the page has a longer access time ( $t_{AVQV}$ , random access time); subsequent read operations within the same page have much shorter access times ( $t_{AVQV1}$ , page access time). If the page changes then the normal, longer timings apply again. The device features an automatic standby mode. During asynchronous read operations, after a bus inactivity of 150 ns, the device automatically switches to the automatic standby mode. In this condition the power consumption is reduced to the standby value and the outputs are still driven. In asynchronous read mode, the WAIT signal is always de-asserted. See Table 23: Asynchronous read AC characteristics, Figure 9: Asynchronous random access read AC waveforms for details. #### 7.2 Synchronous burst read mode In synchronous burst read mode the data is output in bursts synchronized with the clock. It is possible to perform burst reads across bank boundaries. Synchronous burst read mode can only be used to read the memory array. For other read operations, such as read Status Register, read CFI and read electronic signature, single synchronous read or asynchronous random access read must be used. In synchronous burst read mode the flow of the data output depends on parameters that are configured in the Configuration Register. A burst sequence starts at the first clock edge (rising or falling depending on Valid Clock Edge bit CR6 in the Configuration Register) after the falling edge of Latch Enable or Chip Enable, whichever occurs last. Addresses are internally incremented and data is output on each data cycle after a delay which depends on the X latency bits CR13-CR11 of the Configuration Register. The number of words to be output during a synchronous burst read operation can be configured as 4 words, 8 words, 16 words or continuous (burst length bits CR2-CR0). The data can be configured to remain valid for one or two clock cycles (data output configuration bit CR9). The order of the data output can be modified through the wrap burst bit in the Configuration Register. The burst sequence is sequential and can be confined inside the 4 or 8-word boundary (wrap) or overcome the boundary (no wrap). The WAIT signal may be asserted to indicate to the system that an output delay occurs. This delay depends on the starting address of the burst sequence and on the burst configuration. WAIT is asserted during the X latency, the WAIT state and at the end of a 4, 8 and 16-word burst. It is only de-asserted when output data are valid. In continuous burst read mode a WAIT state occurs when crossing the first 8-word boundary. If the starting address is aligned to the burst length (4 or 8 words) the wrapped configuration has no impact on the output sequence. The WAIT signal can be configured to be active Low or active High by setting CR10 in the Configuration Register. See Table 24: Synchronous read AC characteristics and Figure 11: Synchronous burst read AC waveforms for details. ### 7.3 Synchronous burst read suspend A synchronous burst read operation can be suspended, freeing the data bus for other higher priority devices. It can be suspended during the initial access latency time (before data is output) or after the device has output data. When the synchronous burst read operation is suspended, internal array sensing continues and any previously latched internal data is retained. A burst sequence can be suspended and resumed as often as required as long as the operating conditions of the device are met. A synchronous burst read operation is suspended when Chip Enable, $\overline{E}$ , is Low and the current address has been latched (on a Latch Enable rising edge or on a valid clock edge). The Clock signal is then halted at $V_{IH}$ or at $V_{IL}$ , and Output Enable, $\overline{G}$ , goes High. When Output Enable, $\overline{G}$ , becomes Low again and the Clock signal restarts, the synchronous burst read operation is resumed exactly where it stopped. WAIT reverts to high impedance when Output Enable, $\overline{G}$ , or Chip Enable, $\overline{E}$ , goes High. See Table 24: Synchronous read AC characteristics and Figure 13: Synchronous burst read suspend AC waveforms for details. ### 7.4 Single synchronous read mode Single synchronous read operations are similar to synchronous burst read operations except that the memory outputs the same data to the end of the operation. Synchronous single reads read the electronic signature, Status Register, CFI, block protection status, Configuration Register status or the Protection Register. When the addressed bank is in read CFI, read Status Register or read electronic signature mode, the WAIT signal is asserted during the X latency and at the end of a 4-, 8- and 16- word burst. It is only deasserted when output data is valid. See Table 24: Synchronous read AC characteristics and Figure 11: Synchronous burst read AC waveforms for details. 5/ ## 8 Dual operations and multiple bank architecture The multiple bank architecture of the M30L0R8000T2/B2 gives greater flexibility for software developers to split the code and data spaces within the memory array. The dual operations feature simplifies the software management of the device by allowing code to be executed from one bank while another bank is being programmed or erased. The dual operations feature means that while programming or erasing in one bank, read operations are possible in another bank with zero latency (only one bank at a time is allowed to be in program or erase mode). If a read operation is required in a bank, which is programming or erasing, the program or erase operation can be suspended. Also if the suspended operation is erase then a program command can be issued to another block. This means that the device can have one block in erase suspend mode, one programming, and other banks in read mode. Bus read operations are allowed in another bank between setup and confirm cycles of program or erase operations. By using a combination of these features, read operations are possible at any moment in the M30L0R8000T2/B2 device. Dual operations between the parameter bank and either of the CFI, the OTP or the electronic signature memory space are not allowed. *Table 15* shows which dual operations are allowed or not between the CFI, the OTP, the electronic signature locations and the memory array. Tables 13 and 14 show the dual operations possible in other banks and in the same bank. Table 13. Dual operations allowed in other banks | | Commands allowed in another bank | | | | | | | | | | |----------------------|----------------------------------|----------------------------|----------------------|---------------------------------|-------------------------------|----------------|------------------------------|-------|--|--| | Status of bank | Read<br>Array | Read<br>Status<br>Register | Read<br>CFI<br>Query | Read<br>Electronic<br>Signature | Program,<br>Buffer<br>Program | Block<br>Erase | Program/<br>Erase<br>Suspend | Erase | | | | Idle | Yes | | | Programming | Yes | Yes | Yes | Yes | - | _ | Yes | _ | | | | Erasing | Yes | Yes | Yes | Yes | - | _ | Yes | - | | | | Program<br>suspended | Yes | Yes | Yes | Yes | _ | - | _ | Yes | | | | Erase<br>suspended | Yes | Yes | Yes | Yes | Yes | _ | _ | Yes | | | Table 14. Dual operations allowed in same bank | able 141 Bull operations allowed in same bull. | | | | | | | | | | | |------------------------------------------------|--------------------|-------------------------------|----------------------|---------------------------------|-------------------------------|----------------|------------------------------|-------|--|--| | | | Commands allowed in same bank | | | | | | | | | | Status of bank | Read<br>Array | Read<br>Status<br>Register | Read<br>CFI<br>Query | Read<br>Electronic<br>Signature | Program,<br>Buffer<br>Program | Block<br>Erase | Program/<br>Erase<br>Suspend | Erase | | | | Idle | Yes | | | Programming | _(2) | Yes | Yes | Yes | _ | _ | Yes | _ | | | | Erasing | _(2) | Yes | Yes | Yes | - | _ | Yes | _ | | | | Program<br>suspended | Yes <sup>(1)</sup> | Yes | Yes | Yes | - | - | _ | Yes | | | | Erase<br>suspended | Yes <sup>(1)</sup> | Yes | Yes | Yes | Yes <sup>(1)</sup> | _ | - | Yes | | | - 1. Not allowed in the block that is being erased or the word that is being programmed. - 2. The Read Array command is accepted but the data output is not guaranteed until the program or erase has completed. Table 15. Dual operation limitations | | | Commands allowed | | | | | | |------------------------|-------------------------------|-------------------------|---------------------|---------------------------|-------------------------------|--|--| | • | | Read CFI / OTP / | Read | Read main blocks | | | | | Currer | nt status | electronic<br>signature | parameter<br>blocks | Located in parameter bank | Not located in parameter bank | | | | • | rasing parameter<br>ocks | No | No | No | Yes | | | | Programming/ | Located in parameter bank | Yes | No | No | Yes | | | | erasing main<br>blocks | Not located in parameter bank | Yes | Yes | Yes | In different bank only | | | | Programming OTP | | No | No | No | No | | | ### 9 Block locking The M30L0R8000T2/B2 features an instant, individual block locking scheme that allows any block to be locked or unlocked with no latency. This locking scheme has three levels of protection. - Lock/unlock this first level allows software only control of block locking. - Lock-down this second level requires hardware interaction before locking can be changed. - V<sub>PP</sub> ≤ V<sub>PPLK</sub> the third level offers a complete hardware protection against program and erase on all blocks. The protection status of each block can be set to locked, unlocked, and locked-down. *Table 16*, defines all of the possible protection states (WP, DQ1, DQ0) and *Appendix C*, *Figure 24* shows a flowchart for the locking operations. ### 9.1 Reading a block's lock status The lock status of every block can be read in the read electronic signature mode of the device. To enter this mode issue the Read Electronic Signature command. Subsequent reads at the address specified in *Table 7* output the protection status of that block. The lock status is represented by DQ0 and DQ1. DQ0 indicates the block lock/unlock status and is set by the Lock command and cleared by the Unlock command. DQ0 is automatically set when entering lock-down. DQ1 indicates the lock-down status and is set by the Lock-Down command. DQ1 cannot be cleared by software, only by a hardware reset or power-down. The following sections explain the operation of the locking system. #### 9.2 Locked state The default status of all blocks on power-up or after a hardware reset is locked (states (0,0,1) or (1,0,1)). Locked blocks are fully protected from program or erase operations. Any program or erase operations attempted on a locked block returns an error in the Status Register. The status of a locked block can be changed to unlocked or locked-down using the appropriate software commands. An unlocked block can be locked by issuing the Lock command. #### 9.3 Unlocked state Unlocked blocks (states (0,0,0), (1,0,0) (1,1,0)), can be programmed or erased. All unlocked blocks return to the locked state after a hardware reset or when the device is powered-down. The status of an unlocked block can be changed to locked or locked-down using the appropriate software commands. A locked block can be unlocked by issuing the Unlock command. #### 9.4 Locked-down state Blocks that are locked-down (state (0,1,x)) are protected from program and erase operations (as for locked blocks) but their protection status cannot be changed using software commands alone. A locked or unlocked block can be locked down by issuing the Lock-Down command. Locked-down blocks revert to the locked state when the device is reset or powered-down. The lock-down function is dependent on the Write Protect, WP, input pin. When $\overline{WP}=0$ (V<sub>IL</sub>), the blocks in the locked-down state (0,1,x) are protected from program, erase and protection status changes. When WP=1 ( $V_{IH}$ ) the lock-down function is disabled (1,1,x) and locked-down blocks can be individually unlocked to the (1,1,0) state by issuing the software command, where they can be erased and programmed. When the lock-down function is disabled ( $\overline{WP}=1$ ) blocks can be locked (1,1,1) and unlocked (1,1,0) as desired. When $\overline{WP}=0$ blocks that were previously locked-down return to the lock-down state (0,1,x) regardless of any changes that were made while $\overline{WP}=1$ . Device reset or power-down resets all blocks, including those in lock-down, to the locked state. #### 9.5 Locking operations during erase suspend Changes to block lock status can be performed during an erase suspend by using the standard locking command sequences to unlock, lock or lock-down a block. This is useful in the case when another block needs to be updated while an erase operation is in progress. To change block locking during an erase operation, first write the Erase Suspend command, then check the Status Register until it indicates that the erase operation has been suspended. Next, write the desired lock command sequence to a block and the lock status changes. After completing any desired lock, read, or program operations, resume the erase operation with the Erase Resume command. If a block is locked or locked-down during an erase suspend of the same block, the locking status bits change immediately, but when the erase is resumed, the erase operation completes. Locking operations cannot be performed during a program suspend. Table 16. Lock status | | tection status <sup>(1)</sup><br>OQ1, DQ0) | Next protection status <sup>(1)</sup> (WP, DQ1, DQ0) | | | | | | |-------------------------------------|--------------------------------------------|------------------------------------------------------|----------------------------------|-------------------------------------|-------------------------------|--|--| | Current state Program/erase allowed | | After Block<br>Lock<br>command | After Block<br>Unlock<br>command | After Block<br>Lock-Down<br>command | After WP<br>transition | | | | 1,0,0 | Yes | 1,0,1 | 1,0,0 | 1,1,1 | 0,0,0 | | | | 1,0,1 <sup>(2)</sup> | No | 1,0,1 | 1,0,0 | 1,1,1 | 0,0,1 | | | | 1,1,0 | Yes | 1,1,1 | 1,1,0 | 1,1,1 | 0,1,1 | | | | 1,1,1 | No | 1,1,1 | 1,1,0 | 1,1,1 | 0,1,1 | | | | 0,0,0 | Yes | 0,0,1 | 0,0,0 | 0,1,1 | 1,0,0 | | | | 0,0,1 <sup>(2)</sup> | No | 0,0,1 | 0,0,0 | 0,1,1 | 1,0,1 | | | | 0,1,1 | No | 0,1,1 | 0,1,1 | 0,1,1 | 1,1,1 or 1,1,0 <sup>(3)</sup> | | | <sup>1.</sup> The lock status is defined by the write protect pin and by DQ1 ('1' for a locked-down block) and DQ0 ('1' for a locked block) as read in the Read Electronic Signature command with A1 = $V_{IH}$ and A0 = $V_{IL}$ . <sup>2.</sup> All blocks are locked at power-up, so the default configuration is 001 or 101 according to $\overline{\text{WP}}$ status. <sup>3.</sup> A $\overline{\text{WP}}$ transition to V<sub>IH</sub> on a locked block restores the previous DQ0 value, giving a 111 or 110. ## 10 Program and erase times and endurance cycles The program and erase times and the number of program/ erase cycles per block are shown in *Table 17*. Exact erase times may change depending on the memory array condition. The best case is when all the bits in the block are at '0' (pre-programmed). The worst case is when all the bits in the block are at '1' (not preprogrammed). Usually, the system overhead is negligible with respect to the erase time. In the M30L0R8000T2/B2 the maximum number of program/erase cycles depends on the V<sub>PP</sub> voltage supply used. Table 17. Program/erase times and endurance cycles<sup>(1), (2)</sup> | | Paramete | er | Condition | Min | Тур | Typical after<br>100 kW/E<br>Cycles | Max <sup>(3)</sup> | Unit | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------|---------|-----|-------------------------------------|-------------------------------------|--------| | | | Parameter bl | ock (16 KWord) | | 0.4 | 1 | 2.5 | S | | | Erase | Main block | Preprogrammed | | 1 | 3 | 4 | S | | | | (64 KWord) | Not preprogrammed | | 1.2 | | 4 | S | | | | Single word | Word program | | 80 | | 400 | μs | | V | Program <sup>(4)</sup> | Sirigle word | Buffer program | | 80 | | 400 | μs | | l II | , and the second | Buffer (32 wo | ords) (buffer program) | | 300 | | 1200 | μs | | Урь : | | Main block (6 | 64 KWord) | | 600 | | | ms | | | Suspend latency | Program | | | 20 | | 25 | μs | | | Suspend latericy | Erase | | | 20 | | 25 | μs | | | Program/erase | Main blocks | | 100 000 | | | | cycles | | | cycles (per block) | Parameter bl | ocks | 100 000 | | | | cycles | | | Erase | Parameter bl | ock (16 KWord) | | 0.4 | | 2.5<br>4<br>4<br>400<br>400<br>1200 | s | | | Liase | Main block (6 | 64 KWord) | | 1 | | 4 | s | | | | | Word program | | 80 | | 400 | μs | | | | Single word | Buffer enhanced factory program <sup>(5)</sup> | | 5 | | 400 | μs | | | | Buffer (32 | Buffer program | | 180 | | 1200 | μs | | Hdd | Program <sup>(4)</sup> | words) | Buffer enhanced factory program | | 150 | | 1000 | μs | | 1 11 | | main Biook | Buffer program | | 360 | | | ms | | Урр | | (64 KWords) | Buffer enhanced factory program | | 300 | | | ms | | | | Bank (16 | Buffer program | | 5.8 | | | s | | | | Mbits) | Buffer enhanced factory program | | 4.8 | | | s | | | Program/erase | Main blocks | | | | | 1000 | cycles | | | cycles (per block) | Parameter bl | ocks | | | | 2500 | cycles | | | Blank Check | Main blocks | | | 2 | | | ms | | | DIAIN CHECK | Parameter bl | ocks | | 0.5 | | | ms | <sup>1.</sup> $T_A = -25$ to $85^{\circ}C$ ; $V_{DD} = 1.7$ V to 2 V; $V_{DDQ} = 1.7$ V to 2 V. <sup>2.</sup> Values are liable to change with the external system-level overhead (command sequence and Status Register polling execution). <sup>3.</sup> tba = to be announced. <sup>4.</sup> Excludes the time needed to execute the command sequence. <sup>5.</sup> This is an average value on the entire device. # 11 Maximum ratings Stressing the device above the ratings listed in the absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer to the STMicroelectronics SURE program and other relevant quality documents. Table 18. Absolute maximum ratings | Symbol | Davamatar | Va | Value | | | | |-------------------|----------------------------------------------|------|-------|--------|--|--| | | Parameter | Min | Max | - Unit | | | | T <sub>A</sub> | Ambient operating temperature | -25 | 85 | °C | | | | T <sub>BIAS</sub> | Temperature under bias | -25 | 85 | °C | | | | T <sub>STG</sub> | Storage temperature | -65 | 125 | °C | | | | V <sub>IO</sub> | Input or output voltage | -0.5 | 3.8 | V | | | | $V_{DD}$ | Supply voltage | -0.2 | 2.5 | V | | | | $V_{DDQ}$ | Input/output supply voltage | -0.2 | 2.5 | V | | | | V <sub>PP</sub> | Program voltage | -0.2 | 10 | V | | | | I <sub>O</sub> | Output short circuit current | | 100 | mA | | | | t <sub>VPPH</sub> | Time for V <sub>PP</sub> at V <sub>PPH</sub> | | 100 | hours | | | # 12 DC and AC parameters This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics tables that follow are derived from tests performed under the measurement conditions summarized in *Table 19: Operating and AC measurement conditions*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. Table 19. Operating and AC measurement conditions | | M30L0R8 | Units | | |----------------------------------------------------------|-----------------|-----------------------|----| | Parameter | 8 | | | | | Min | Max | | | V <sub>DD</sub> supply voltage | 1.7 | 2.0 | V | | V <sub>DDQ</sub> supply voltage | 1.7 | 2.0 | V | | V <sub>PP</sub> supply voltage (factory environment) | 8.5 | 9.5 | V | | V <sub>PP</sub> supply voltage (application environment) | -0.4 | V <sub>DDQ</sub> +0.4 | V | | Ambient operating temperature | -25 | 85 | °C | | Load capacitance (C <sub>L</sub> ) | 3 | 0 | pF | | Input rise and fall times | | 5 | ns | | Input pulse voltages | 0 to ' | V | | | Input and output timing ref. voltages | V <sub>DI</sub> | <sub>OQ</sub> /2 | V | Figure 7. AC measurement I/O waveform 55/109 $\begin{array}{c} V_{DDQ} \\ V_{DDQ} \\ \hline \\ 0.1 \mu F \\ \hline \\ C_{L} \text{ includes JIG capacitance} \end{array}$ Figure 8. AC measurement load circuit Table 20. Capacitance | Symbol | Parameter | Test condition | Min | Max | Unit | |------------------|--------------------|------------------------|-----|-----|------| | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V | 6 | 8 | pF | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V | 8 | 12 | pF | <sup>1.</sup> Sampled only, not 100% tested. Table 21. DC characteristics - currents | Symbol | Parameter | Test condition | Тур | Max | Unit | | | |------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------|-----|----------|------|--|--| | I <sub>LI</sub> | Input leakage current | $0 \text{ V} \leq V_{IN} \leq V_{DDQ}$ | | ±1 | μΑ | | | | I <sub>LO</sub> | Output leakage current | $0 \text{ V} \leq \text{V}_{\text{OUT}} \leq \text{V}_{\text{DDQ}}$ | | ±1 | μΑ | | | | | Supply current asynchronous read (f = 5 MHz) | $\overline{E} = V_{IL}, \overline{G} = V_{IH}$ | 13 | 15 | mA | | | | _ | | 4 word | 16 | 18 | mA | | | | I <sub>DD1</sub> | Supply current | 8 word | 18 | 20 | mA | | | | | synchronous read (f= 54 MHz) | 16 word | 23 | 25 | mA | | | | | | Continuous | 25 | 27 | mA | | | | I <sub>DD2</sub> | Supply current (reset) | $\overline{RP} = V_{SS} \pm 0.2 \text{ V}$ | 50 | 110 | μΑ | | | | I <sub>DD3</sub> | Supply current (standby) | $\overline{E} = V_{DD} \pm 0.2V$ $K=V_{SS}$ | 50 | 110 | μΑ | | | | I <sub>DD4</sub> | Supply current (automatic standby) | $\overline{E} = V_{IL}, \overline{G} = V_{IH}$ | 50 | 110 | μA | | | | | Supply current (program) | $V_{PP} = V_{PPH}$ | 35 | 50 | mA | | | | I <sub>DD5</sub> <sup>(1)</sup> | Supply current (program) | $V_{PP} = V_{DD}$ | 35 | 50 | mA | | | | IDD5 | Supply current (erase) | $V_{PP} = V_{PPH}$ | 35 | 50 | mA | | | | | Supply current (erase) | $V_{PP} = V_{DD}$ | 35 | 50 | mA | | | | I <sub>DD6</sub> <sup>(1)(2)</sup> | Supply current | Program/erase in one bank, asynchronous read in another bank | 48 | 65 | mA | | | | 'DD6` /` / | (dual operations) | Program/erase in one bank,<br>synchronous read (continuous<br>f = 54 MHz) in another bank | 60 | 65<br>77 | | | | | I <sub>DD7</sub> <sup>(1)</sup> | Supply current program/ erase suspended (standby) | $\overline{E} = V_{DD} \pm 0.2 \text{ V}$ $K = V_{SS}$ | 50 | 110 | μΑ | | | | | // ounnly ourrent (program) | $V_{PP} = V_{PPH}$ | 8 | 22 | mA | | | | I <sub>PP1</sub> <sup>(1)</sup> | V <sub>PP</sub> supply current (program) | $V_{PP} = V_{DD}$ | 0.2 | 5 | μΑ | | | | 'PP1` ′ | V <sub>PP</sub> supply current (erase) | $V_{PP} = V_{PPH}$ | 8 | 22 | mA | | | | | vpp supply culterit (elase) | $V_{PP} = V_{DD}$ | 0.2 | 5 | μΑ | | | | I <sub>PP2</sub> | V <sub>PP</sub> supply current (read) | $V_{PP} \le V_{DD}$ | 0.2 | 5 | μΑ | | | | I <sub>PP3</sub> <sup>(1)</sup> | V <sub>PP</sub> supply current (standby) | $V_{PP} \le V_{DD}$ | 0.2 | 5 | μΑ | | | <sup>1.</sup> Sampled only, not 100% tested. <sup>2.</sup> $V_{DD}$ dual operation current is the sum of read and program or erase currents. Table 22. DC characteristics - voltages | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |-------------------|-----------------------------------------|-----------------------|-----------------------|-----|------------------------|------| | V <sub>IL</sub> | Input low voltage | | 0 | | 0.4 | V | | V <sub>IH</sub> | Input high voltage | | V <sub>DDQ</sub> -0.4 | | V <sub>DDQ</sub> + 0.4 | V | | V <sub>OL</sub> | Output low voltage | $I_{OL} = 100 \mu A$ | | | 0.1 | V | | V <sub>OH</sub> | Output high voltage | $I_{OH} = -100 \mu A$ | V <sub>DDQ</sub> -0.1 | | | V | | V <sub>PP1</sub> | V <sub>PP</sub> program voltage-logic | Program, erase | 1.3 | 1.8 | 3.3 | V | | V <sub>PPH</sub> | V <sub>PP</sub> program voltage factory | Program, erase | 8.5 | 9.0 | 9.5 | V | | V <sub>PPLK</sub> | Program or erase lockout | | | | 0.4 | V | | V <sub>LKO</sub> | V <sub>DD</sub> lock voltage | | | | 1 | V | | V <sub>RPH</sub> | RP pin extended high voltage | | | | 3.3 | V | Figure 9. Asynchronous random access read AC waveforms - 1. Latch Enable, $\overline{L}$ , can be kept Low (also at board level) when the Latch Enable function is not required or supported. - 2. Write Enable, $\overline{W}$ , is High, WAIT is active Low. Figure 10. Asynchronous page read AC waveforms Table 23. Asynchronous read AC characteristics | Symbol | | A 1/ | Parameter. | | M30L0R8000T2/B2 | 1114 | |---------------|----------------------------------|---------------------------|--------------------------------------------|-----|-----------------|------| | S | ymbol | Alt | Parameter | | 85 | Unit | | | AVAV RC | | Address Valid to Next Address Valid | Min | 85 | ns | | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address Valid to Output Valid (Random) | Max | 85 | ns | | | t <sub>AVQV1</sub> | t <sub>PAGE</sub> | Address Valid to Output Valid (page) | Max | 25 | ns | | | t <sub>AXQX</sub> <sup>(1)</sup> | t <sub>ОН</sub> | Address Transition to Output Transition | Min | 0 | ns | | | t <sub>ELTV</sub> | | Chip Enable Low to Wait Valid | Max | 14 | ns | | | t <sub>ELQV</sub> (2) | t <sub>CE</sub> | Chip Enable Low to Output Valid | Max | 85 | ns | | gs | t <sub>ELQX</sub> <sup>(1)</sup> | $t_{LZ}$ | Chip Enable Low to Output Transition | Min | 0 | ns | | Read Timings | t <sub>EHTZ</sub> | | Chip Enable High to Wait Hi-Z | Max | 14 | ns | | ad T | t <sub>EHQX</sub> <sup>(1)</sup> | t <sub>OH</sub> | Chip Enable High to Output Transition | Min | 2 | ns | | Re | t <sub>EHQZ</sub> <sup>(1)</sup> | t <sub>HZ</sub> | Chip Enable High to Output Hi-Z | Max | 14 | ns | | | t <sub>GLQV</sub> <sup>(2)</sup> | t <sub>OE</sub> | Output Enable Low to Output Valid | Max | 20 | ns | | | t <sub>GLQX</sub> <sup>(1)</sup> | t <sub>OLZ</sub> | Output Enable Low to Output<br>Transition | Min | 0 | ns | | | t <sub>GLTV</sub> | | Output Enable Low to Wait Valid | Max | 14 | ns | | | t <sub>GHQX</sub> <sup>(1)</sup> | t <sub>ОН</sub> | Output Enable High to Output<br>Transition | Min | 2 | ns | | | t <sub>GHQZ</sub> <sup>(1)</sup> | t <sub>DF</sub> | Output Enable High to Output Hi-Z | Max | 14 | ns | | | t <sub>GHTZ</sub> | | Output Enable High to Wait Hi-Z | Max | 14 | ns | | | t <sub>AVLH</sub> | t <sub>AVADVH</sub> | Address Valid to Latch Enable High | Min | 7 | ns | | | t <sub>ELLH</sub> | t <sub>ELADVH</sub> | Chip Enable Low to Latch Enable High | Min | 10 | ns | | Latch Timings | t <sub>LHAX</sub> | t <sub>ADVHAX</sub> | Latch Enable High to Address<br>Transition | Min | 7 | ns | | Latch | t <sub>LLLH</sub> | t <sub>ADVLADV</sub><br>H | Latch Enable Pulse Width | Min | 7 | ns | | | t <sub>LLQV</sub> | t <sub>ADVLQV</sub> | Latch Enable Low to Output Valid (Random) | Max | 85 | ns | <sup>1.</sup> Sampled only, not 100% tested. <sup>2.</sup> $\overline{G}$ may be delayed by up to $t_{ELQV}$ - $t_{GLQV}$ after the falling edge of $\overline{E}$ without increasing $t_{ELQV}$ . Figure 11. Synchronous burst read AC waveforms Figure 12. Single synchronous read AC waveforms - 1. The WAIT signal is configured to be active during wait state. WAIT signal is active Low. - Address latched and data output on the rising clock edge. Either the rising or the falling edge of the clock signal, K, can be configured as the active edge. Here, the active edge is the rising one. Figure 13. Synchronous burst read suspend AC waveforms Figure 14. Clock input AC waveform Table 24. Synchronous read AC characteristics<sup>(1)</sup> | Table | able 24. Synchronous read AC characteristics. | | | | | | | |-----------------------|-----------------------------------------------|-----------------------|------------------------------------------------------------------|-----|-----------------|------|--| | 6 | mbal <sup>(2)</sup> | Alt | Parameter | | M30L0R8000T2/B2 | Unit | | | Symbol <sup>(2)</sup> | | Ait | Parameter - | | 85 | Unit | | | | t <sub>AVKH</sub> | t <sub>AVCLKH</sub> | Address Valid to Clock High | Min | 7 | ns | | | | t <sub>ELKH</sub> | t <sub>ELCLKH</sub> | Chip Enable Low to Clock High | Min | 7 | ns | | | sbı | t <sub>ELTV</sub> | | Chip Enable Low to Wait Valid | Max | 14 | ns | | | Read Timings | t <sub>EHEL</sub> | | Chip Enable Pulse Width (subsequent synchronous reads) | Min | 14 | ns | | | Rea | t <sub>EHTZ</sub> | | Chip Enable High to Wait Hi-Z | Max | 14 | ns | | | sno | t <sub>KHAX</sub> | t <sub>CLKHAX</sub> | Clock High to Address Transition | Min | 7 | ns | | | Synchronous | t <sub>KHQV</sub> | t <sub>CLKHQV</sub> | Clock High to Output Valid<br>Clock High to WAIT Valid | Max | 14 | ns | | | S | t <sub>KHQX</sub> | t <sub>CLKHQX</sub> | Clock High to Output Transition<br>Clock High to WAIT Transition | Min | 3 | ns | | | | t <sub>LLKH</sub> | t <sub>ADVLCLKH</sub> | Latch Enable Low to Clock High | Min | 7 | ns | | | suc | t <sub>KHKH</sub> | t <sub>CLK</sub> | Clock Period (f=54MHz) | Min | 18.5 | ns | | | ecificatic | t <sub>KHKL</sub> | | Clock High to Clock Low<br>Clock Low to Clock High | Min | 4.5 | ns | | | Clock Specifications | t <sub>f</sub><br>t <sub>r</sub> | | Clock Fall or Rise Time | Max | 3 | ns | | <sup>1.</sup> Sampled only, not 100% tested. <sup>2.</sup> For other timings please refer to Table 23: Asynchronous read AC characteristics. Figure 15. Write AC waveforms, write enable controlled Table 25. Write AC characteristics, write enable controlled<sup>(1)</sup> | Symbol | | Ali | D | | M30L0R8000T2/B2 | 11!1 | | |---------------------------------|----------------------------------|-----------------------------------------|-------------------------------------------------------|-----|-----------------|------|--| | 8 | ymbol | Alt | Parameter | | 85 | Unit | | | | t <sub>AVAV</sub> | $t_{WC}$ | Address Valid to Next Address Valid | Min | 85 | ns | | | | t <sub>AVLH</sub> | | Address Valid to Latch Enable High | Min | 7 | ns | | | | t <sub>AVWH</sub> <sup>(2)</sup> | | Address Valid to Write Enable High | Min | 45 | ns | | | | t <sub>DVWH</sub> | t <sub>DS</sub> | Data Valid to Write Enable High | Min | 45 | ns | | | | t <sub>ELLH</sub> | | Chip Enable Low to Latch Enable High | Min | 10 | ns | | | | t <sub>ELWL</sub> | t <sub>CS</sub> | Chip Enable Low to Write Enable Low | Min | 0 | ns | | | sbu | t <sub>ELQV</sub> | | Chip Enable Low to Output Valid | Min | 85 | ns | | | Fimir | t <sub>ELKV</sub> | | Chip Enable Low to Clock Valid | Min | 7 | ns | | | led 7 | t <sub>GHWL</sub> | | Output Enable High to Write Enable Low | Min | 17 | ns | | | Write Enable Controlled Timings | t <sub>LHAX</sub> | | Latch Enable High to Address Transition | Min | 7 | ns | | | Co | t <sub>LLLH</sub> | | Latch Enable Pulse Width | Min | 7 | ns | | | nable | t <sub>WHAV</sub> <sup>(2)</sup> | | Write Enable High to Address Valid | Min | 0 | ns | | | te Er | t <sub>WHAX</sub> <sup>(2)</sup> | t <sub>AH</sub> | Write Enable High to Address Transition | Min | 0 | ns | | | Wri | t <sub>WHDX</sub> | t <sub>DH</sub> | Write Enable High to Input Transition | Min | 0 | ns | | | | t <sub>WHEH</sub> | t <sub>CH</sub> | Write Enable High to Chip Enable High | Min | 0 | ns | | | | t <sub>WHEL</sub> (3) | | Write Enable High to Chip Enable Low | Min | 20 | ns | | | | t <sub>WHGL</sub> | | Write Enable High to Output Enable Low | Min | 0 | ns | | | | t <sub>WHLL</sub> <sup>(3)</sup> | | Write Enable High to Latch Enable Low | Min | 20 | ns | | | | t <sub>WHWL</sub> | t <sub>WPH</sub> | Write Enable High to Write Enable Low | Min | 20 | ns | | | | t <sub>WLWH</sub> | t <sub>WP</sub> | Write Enable Low to Write Enable High | Min | 45 | ns | | | | t <sub>QVVPL</sub> | | Output (Status Register) Valid to V <sub>PP</sub> Low | Min | 0 | ns | | | Protection Timings | t <sub>QVWPL</sub> | Output (Status Register) Valid to Write | | 0 | ns | | | | Ju Ti | t <sub>VPHWH</sub> | t <sub>VPS</sub> | V <sub>PP</sub> High to Write Enable High | Min | 200 | ns | | | ectic | t <sub>WHVPL</sub> | | Write Enable High to V <sub>PP</sub> Low | Min | 200 | ns | | | Prof | t <sub>WHWPL</sub> | | Write Enable High to Write Protect Low | Min | 200 | ns | | | | t <sub>WPHWH</sub> | | Write Protect High to Write Enable High | Min | 200 | ns | | <sup>1.</sup> Sampled only, not 100% tested. <sup>2.</sup> Meaningful only if $\overline{L}$ is always kept low. <sup>3.</sup> t<sub>WHEL</sub> and t<sub>WHLL</sub> have this value when reading in the targeted bank or when reading following a Set Configuration Register command. System designers should take this into account and may insert a software No-Op instruction to delay the first read in the same bank after issuing any command and to delay the first read to any address after issuing a Set Configuration Register command. If the first read after the command is a read array operation in a different bank and no changes to the Configuration Register have been issued, t<sub>WHEL</sub> and t<sub>WHLL</sub> are 0 ns. Figure 16. Write AC waveforms, chip enable controlled Table 26. Write AC characteristics, chip enable controlled<sup>(1)</sup> | Symbol | | A.14 | P | | M30L0R8000T2/B2 | 11.24 | | |--------------------------------|----------------------------------|------------------|----------------------------------------------------------|---------------------------------------------|-----------------|-------|--| | S | ymbol | Alt | Parameter | | 85 | Unit | | | | t <sub>AVAV</sub> | $t_{WC}$ | Address Valid to Next Address Valid | Min | 85 | ns | | | | t <sub>AVEH</sub> | | Address Valid to Chip Enable High | Min | 45 | ns | | | | t <sub>AVLH</sub> | | Address Valid to Latch Enable High | Min | 7 | ns | | | | t <sub>DVEH</sub> | t <sub>DS</sub> | Data Valid to Chip Enable High | Min | 45 | ns | | | | t <sub>EHAX</sub> | t <sub>AH</sub> | Chip Enable High to Address Transition | Min | 0 | ns | | | sbu | t <sub>EHDX</sub> | t <sub>DH</sub> | Chip Enable High to Input Transition | Min | 0 | ns | | | Chip Enable Controlled Timings | t <sub>EHEL</sub> | t <sub>CPH</sub> | Chip Enable High to Chip Enable Low | Min | 20 | ns | | | led 1 | t <sub>EHGL</sub> | | Chip Enable High to Output Enable Low | Min | 0 | ns | | | ntrol | t <sub>EHWH</sub> | t <sub>CH</sub> | Chip Enable High to Write Enable High | Min | 0 | ns | | | Co | t <sub>ELKV</sub> | | Chip Enable Low to Clock Valid | Min | 7 | ns | | | able | t <sub>ELEH</sub> | t <sub>CP</sub> | Chip Enable Low to Chip Enable High | Min | 45 | ns | | | p Er | t <sub>ELLH</sub> | | Chip Enable Low to Latch Enable High | Min | 10 | ns | | | Chi | t <sub>ELQV</sub> | | Chip Enable Low to Output Valid | Min | 85 | ns | | | | t <sub>GHEL</sub> | | Output Enable High to Chip Enable Low | Min | 17 | ns | | | | t <sub>LHAX</sub> | | Latch Enable High to Address Transition | Min | 7 | ns | | | | t <sub>LLLH</sub> | | Latch Enable Pulse Width | Min | 7 | ns | | | | t <sub>WHEL</sub> <sup>(2)</sup> | | Write Enable High to Chip Enable Low | Min | 20 | ns | | | | t <sub>WLEL</sub> | t <sub>CS</sub> | Write Enable Low to Chip Enable Low | Min | 0 | ns | | | | t <sub>EHVPL</sub> | | Chip Enable High to V <sub>PP</sub> Low | Min | 200 | ns | | | SG | t <sub>EHWPL</sub> | | Chip Enable High to Write Protect Low | Chip Enable High to Write Protect Low Min 2 | | ns | | | Timing | | | Output (Status Register) Valid to V <sub>PP</sub><br>Low | Min | 0 | ns | | | Protection Timings | t <sub>QVWPL</sub> | | Output (Status Register) Valid to Write Protect Low | Min | 0 | ns | | | P | t <sub>VPHEH</sub> | t <sub>VPS</sub> | V <sub>PP</sub> High to Chip Enable High | Min | 200 | ns | | | | t <sub>WPHEH</sub> | | Write Protect High to Chip Enable High | Min | 200 | ns | | <sup>1.</sup> Sampled only, not 100% tested. <sup>2.</sup> t<sub>WHEL</sub> has this value when reading in the targeted bank or when reading following a Set Configuration Register command. System designers should take this into account and may insert a software No-Op instruction to delay the first read in the same bank after issuing any command and to delay the first read to any address after issuing a Set Configuration Register command. If the first read after the command is a Read Array operation in a different bank and no changes to the Configuration Register have been issued, t<sub>WHEL</sub> is 0ns. Figure 17. Reset and power-up AC waveforms Table 27. Reset and power-up AC characteristics | Symbol | Parameter | Test condition | 85 | Unit | | |-------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------|-----|------|----| | t <sub>PLWL</sub> | Reset Low to | During program | Min | 25 | μs | | t <sub>PLEL</sub> | Write Enable Low, Chip Enable Low, | During erase Min 25 | 25 | μs | | | t <sub>PLGL</sub><br>t <sub>PLLL</sub> | Output Enable Low, Latch Enable Low | Other conditions | Min | 80 | ns | | t <sub>PHWL</sub> t <sub>PHEL</sub> t <sub>PHGL</sub> t <sub>PHLL</sub> | Reset High to Write Enable Low Chip Enable Low Output Enable Low Latch Enable Low | | Min | 30 | ns | | t <sub>PLPH</sub> <sup>(1),(2)</sup> | RP Pulse Width | | Min | 50 | ns | | t <sub>VDHPH</sub> (3) | Supply Voltages High to Reset High | | Min | 150 | μs | <sup>1.</sup> The device Reset is possible but not guaranteed if $t_{\rm PLPH}$ < 50 ns. <sup>2.</sup> Sampled only, not 100% tested. <sup>3.</sup> It is important to assert $\overline{\text{RP}}$ to allow proper CPU initialization during power-up or reset. ## 13 Package mechanical To meet environmental requirements, ST offers the M30L0R8000T2 and M30L0R8000B2 in ECOPACK® packages. These packages have a lead-free, second-level interconnect. The category of second-level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. Figure 18. TFBGA88 8 × 10 mm - 8 × 10 ball array, 0.8 mm pitch, bottom view package outline 1. Drawing is not to scale. Table 28. TFBGA88 8 × 10 mm - 8 × 10 ball array, 0.8 mm pitch, package mechanical data | Millimeters | | | | | Inches | | |-------------|--------|-------|--------|--------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | Α | | | 1.200 | | | 0.0472 | | A1 | | 0.200 | | | 0.0079 | | | A2 | 0.850 | | | 0.0335 | | | | b | 0.350 | 0.300 | 0.400 | 0.0138 | 0.0118 | 0.0157 | | D | 8.000 | 7.900 | 8.100 | 0.3150 | 0.3110 | 0.3189 | | D1 | 5.600 | | | 0.2205 | | | | ddd | | | 0.100 | | | 0.0039 | | Е | 10.000 | 9.900 | 10.100 | 0.3937 | 0.3898 | 0.3976 | | E1 | 7.200 | | | 0.2835 | | | | E2 | 8.800 | | | 0.3465 | | | | е | 0.800 | _ | _ | 0.0315 | _ | - | | FD | 1.200 | | | 0.0472 | | | | FE | 1.400 | | | 0.0551 | | | | FE1 | 0.600 | | | 0.0236 | | | | SD | 0.400 | | | 0.0157 | | | | SE | 0.400 | | | 0.0157 | | | ## 14 Part numbering Table 29. Ordering information scheme E = ECOPACK® package, standard packing F = ECOPACK® package, tape and reel packing Devices are shipped from the factory with the memory content bits erased to '1'. For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact the ST sales office nearest to you. ### Appendix A Block address tables The following set of equations can be used to calculate a complete set of block addresses for the M30L0R8000T2/B2 using the information contained in Tables 30 to 35. #### To calculate the block base address from the block number: First it is necessary to calculate the bank number and the block number offset. This can be achieved using the following formulas: ``` Bank_Number = (Block_Number - 3) / 8 Block_Number_Offset = Block_Number - 3 - (Bank_Number x 8), ``` If Bank\_Number = 0, the block base address can be directly read from Tables 30 and 33 (parameter bank block addresses) in the address range column, in the row that corresponds to the given block number. #### Otherwise: ``` Block_Base_Address = Bank_Base_Address + Block_Base_Address_Offset ``` #### To calculate the bank number and the block number from the block base address: If the address is in the range of the parameter bank, the bank number is 0 and the block number can be directly read from Tables 30 and 33 (parameter bank block addresses), in the block number column, in the row that corresponds to the address given. Otherwise, the block number can be calculated using the formulas below: For the top configuration (M30L0R8000T2): ``` Block_Number = ((NOT \text{ address}) / 2^{16}) + 3 ``` For the bottom configuration (M30L0R8000B2): ``` Block_Number = (address / 2^{16}) + 3 ``` For both configurations the bank number and the block number offset can be calculated using the following formulas: ``` Bank_Number = (Block_Number - 3) / 8 Block_Number_Offset = Block_Number - 3 - (Bank_Number x 8) ``` Table 30. M30L0R8000T2 - parameter bank block addresses | Block number | Size (KWords) | Address range | |--------------|---------------|---------------| | 0 | 16 | FFC000-FFFFFF | | 1 | 16 | FF8000-FFBFFF | | 2 | 16 | FF4000-FF7FFF | | 3 | 16 | FF0000-FF3FFF | | 4 | 64 | FE0000-FEFFFF | | 5 | 64 | FD0000-FDFFFF | | 6 | 64 | FC0000-FCFFFF | | 7 | 64 | FB0000-FBFFFF | | 8 | 64 | FA0000-FAFFFF | | 9 | 64 | F90000-F9FFFF | | 10 | 64 | F80000-F8FFFF | | 11 | 64 | F70000-F7FFFF | | 12 | 64 | F60000-F6FFFF | | 13 | 64 | F50000-F5FFFF | | 14 | 64 | F40000-F4FFFF | | 15 | 64 | F30000-F3FFFF | | 16 | 64 | F20000-F2FFFF | | 17 | 64 | F10000-F1FFFF | | 18 | 64 | F00000-F0FFFF | Table 31. M30L0R8000T2 - main bank base addresses | Bank number | Block numbers | Bank base address | |-------------|---------------|-------------------| | 1 | 19-34 | E00000 | | 2 | 35-50 | D00000 | | 3 | 51-66 | C00000 | | 4 | 67-82 | B00000 | | 5 | 83-98 | A00000 | | 6 | 99-114 | 900000 | | 7 | 115-130 | 800000 | | 8 | 131-146 | 700000 | | 9 | 147-162 | 600000 | | 10 | 163-178 | 500000 | | 11 | 179-194 | 400000 | | 12 | 195-210 | 300000 | | 13 | 211-226 | 200000 | | 14 | 227-242 | 100000 | | 15 | 243-258 | 000000 | There are two bank regions: bank region 1 contains all the banks that are made up of main blocks only; bank region 2 contains the banks that are made up of the parameter and main blocks (parameter bank). Table 32. M30L0R8000T2 - block addresses in main banks | Block number offset | Block base address offset | |---------------------|---------------------------| | 0 | 0F0000 | | 1 | 0E0000 | | 2 | 0D0000 | | 3 | 0C0000 | | 4 | 0B0000 | | 5 | 0A0000 | | 6 | 090000 | | 7 | 080000 | | 8 | 070000 | | 9 | 060000 | | 10 | 050000 | | 11 | 040000 | | 12 | 030000 | | 13 | 020000 | | 14 | 010000 | | 15 | 000000 | Table 33. M30L0R8000B2 - parameter bank block addresses | Block number | Size (KWords) | Address range | |--------------|---------------|---------------| | 18 | 64 | 0F0000-0FFFFF | | 17 | 64 | 0E0000-0EFFFF | | 16 | 64 | 0D0000-0DFFFF | | 15 | 64 | 0C0000-0CFFFF | | 14 | 64 | 0B0000-0BFFFF | | 13 | 64 | 0A0000-0AFFFF | | 12 | 64 | 090000-09FFFF | | 11 | 64 | 080000-08FFFF | | 10 | 64 | 070000-07FFFF | | 9 | 64 | 060000-06FFFF | | 8 | 64 | 050000-05FFFF | | 7 | 64 | 040000-04FFFF | | 6 | 64 | 030000-03FFFF | | 5 | 64 | 020000-02FFFF | | 4 | 64 | 010000-01FFFF | | 3 | 16 | 00C000-00FFFF | | 2 | 16 | 008000-00BFFF | | 1 | 16 | 004000-007FFF | | 0 | 16 | 000000-003FFF | Table 34. M30L0R8000B2 - main bank base addresses | Bank number | Block numbers | Bank base address | |-------------|---------------|-------------------| | 15 | 243-258 | F00000 | | 14 | 227-242 | E00000 | | 13 | 211-226 | D00000 | | 12 | 195-210 | C00000 | | 11 | 179-194 | B00000 | | 10 | 163-178 | A00000 | | 9 | 147-162 | 900000 | | 8 | 131-146 | 800000 | | 7 | 115-130 | 700000 | | 6 | 99-114 | 600000 | | 5 | 83-98 | 500000 | | 4 | 67-82 | 400000 | | 3 | 51-66 | 300000 | | 2 | 35-50 | 200000 | | 1 | 19-34 | 100000 | There are two bank regions: bank region 2 contains all the banks that are made up of main blocks only; bank region 1 contains the banks that are made up of the parameter and main blocks (parameter bank). Table 35. M30L0R8000B2 - block addresses in main banks | Block number offset | Block base address offset | |---------------------|---------------------------| | 15 | 0F0000 | | 14 | 0E0000 | | 13 | 0D0000 | | 12 | 0C0000 | | 11 | 0B0000 | | 10 | 0A0000 | | 9 | 090000 | | 8 | 080000 | | 7 | 070000 | | 6 | 060000 | | 5 | 050000 | | 4 | 040000 | | 3 | 030000 | | 2 | 020000 | | 1 | 010000 | | 0 | 000000 | ## Appendix B Common Flash interface The common Flash interface is a JEDEC approved, standardized data structure that can be read from the Flash memory device. It allows a system software to query the device to determine various electrical and timing parameters, density information, and functions supported by the memory. The system can interface easily with the device, enabling the software to upgrade itself when necessary. When the Read CFI Query Command is issued the device enters CFI query mode and the data structure is read from the memory. Tables 36, 37, 38, 39, 40, 41, 42, 43, 44 and 45 show the addresses used to retrieve the data. The query data is always presented on the lowest order data outputs (DQ0-DQ7); the other outputs (DQ8-DQ15) are set to 0. The CFI data structure also contains a security area where a 64-bit unique security number is written (see *Figure 4: Protection Register memory map*). This area can be accessed only in read mode by the final user. It is impossible to change the security number after it has been written by ST. Issue a Read Array command to return to read mode. Table 36. Query structure overview | Offset | Sub-section name | Description | |--------|---------------------------------------------------|-------------------------------------------------------------------------| | 000h | Reserved | Reserved for algorithm-specific information | | 010h | CFI query identification string | Command set ID and algorithm data offset | | 01Bh | System interface information | Device timing & voltage information | | 027h | Device geometry definition | Flash device layout | | Р | Primary algorithm-specific extended query table | Additional information specific to the primary algorithm (optional) | | А | Alternate algorithm-specific extended query table | Additional information specific to the alternate algorithm (optional) | | 080h | Security code area | Lock Protection Register Unique device number and User programmable OTP | The Flash memory display the CFI data structure when CFI Query command is issued. In this table are listed the main sub-sections detailed in Tables 37, 38, 39 and 40. Query data is always presented on the lowest order data outputs. Table 37. CFI query identification string | Offset | Sub-section name | Description | | Value | |-----------|--------------------|-------------------------------------------------------|---------------------------------------|-----------| | 000h | 0020h | Manufacturer code | | ST | | 001h | 880Dh<br>880Eh | Device code | Device code M30L0R8000T2 M30L0R8000B2 | | | 002h-00Fh | reserved | Reserved | | | | 010h | 0051h | | | "Q" | | 011h | 0052h | Query unique ASCII string "QRY" | | "R" | | 012h | 0059h | | | "Y" | | 013h | 0001h | Primary algorithm command set and control interface | | | | 014h | 0000h | ID code 16 bit ID code defining a sp | pecific algorithm | | | 015h | offset = P = 000Ah | Address for primary algorithm exter | nded query table | p = 10Ah | | 016h | 0001h | (see Table 40) | | p = TOAIT | | 017h | 0000h | Alternate vendor command set and control interface ID | | NA | | 018h | 0000h | code second vendor - specified algorithm supported | | INA | | 019h | value = A = 0000h | Address for alternate algorithm extended query table | | NA | | 01Ah | 0000h | Address for alternate algorithm exte | ended query table | INA | Table 38. CFI query system interface information | Offset | Data | Description | Value | |--------|-------|------------------------------------------------------------------------------------------------------------------------------------------|---------| | 01Bh | 0017h | V <sub>DD</sub> logic supply minimum program/erase or write voltage bit 7 to 4 BCD value in volts bit 3 to 0 BCD value in 100 millivolts | 1.7V | | 01Ch | 0020h | V <sub>DD</sub> logic supply maximum program/erase or write voltage bit 7 to 4 BCD value in volts bit 3 to 0 BCD value in 100 millivolts | 2V | | 01Dh | 0085h | V <sub>PP</sub> [programming] supply minimum program/erase voltage bit 7 to 4 HEX value in volts bit 3 to 0 BCD value in 100 millivolts | 8.5V | | 01Eh | 0095h | V <sub>PP</sub> [programming] supply maximum program/erase voltage bit 7 to 4 HEX value in volts bit 3 to 0 BCD value in 100 millivolts | 9.5V | | 01Fh | 0008h | Typical timeout per single byte/word program = 2 <sup>n</sup> µs | 256 µs | | 020h | 0009h | Typical timeout for buffer program = 2 <sup>n</sup> μs | 512 µs | | 021h | 000Ah | Typical timeout per individual block erase = 2 <sup>n</sup> ms | 1s | | 022h | 0000h | Typical timeout for full chip erase = 2 <sup>n</sup> ms | NA | | 023h | 0001h | Maximum timeout for word program = 2 <sup>n</sup> times typical | 512 µs | | 024h | 0001h | Maximum timeout for buffer program = 2 <sup>n</sup> times typical | 1024 µs | | 025h | 0002h | Maximum timeout per individual block erase = 2 <sup>n</sup> times typical | 4s | | 026h | 0000h | Maximum timeout for chip erase = 2 <sup>n</sup> times typical | NA | Table 39. Device geometry definition | | Offset | Data | Description | Value | |--------------|--------------|----------------|----------------------------------------------------------------------------------------------------------------|---------------| | 027h 0019h | | 0019h | Device size = 2 <sup>n</sup> in number of bytes | 32 MBytes | | | 028h<br>029h | 0001h<br>0000h | Flash device interface code description | x16<br>async. | | | 02Ah<br>02Bh | 0006h<br>0000h | Maximum number of bytes in multi-byte program or page = 2 <sup>n</sup> | 64 Bytes | | | 02Ch | 0002h | Number of identical sized erase block regions within the device bit 7 to 0 = x = number of erase block regions | 2 | | | 02Dh<br>02Eh | 00FEh<br>0000h | Erase block region 1 information Number of identical-size erase blocks = 00FEh+1 | 255 | | 0Т2 | 02Fh<br>030h | 0000h<br>0002h | Erase block region 1 information Block size in region 1 = 0200h * 256 bytes | 128 KByte | | M30L0R8000T2 | 031h<br>032h | 0003h<br>0000h | Erase block region 2 information Number of identical-size erase blocks = 0003h+1 | 4 | | M30 | 033h<br>034h | 0080h<br>0000h | Erase block region 2 information Block size in region 2 = 0080h * 256 bytes | 32 KByte | | | 035h<br>038h | Reserved | Reserved for future erase block region information | NA | | | 02Dh<br>02Eh | 0003h<br>0000h | Erase block region 1 Information Number of identical-size erase block = 0003h+1 | 4 | | 0B2 | 02Fh<br>030h | 0080h<br>0000h | Erase block region 1 Information Block size in region 1 = 0080h * 256 bytes | 32 KBytes | | M30L0R8000B2 | 031h<br>032h | 00FEh<br>0000h | Erase block region 2 Information Number of identical-size erase block = 00FEh+1 | 255 | | M30I | 033h<br>034h | 0000h<br>0002h | Erase block region 2 Information Block size in region 2 = 0200h * 256 bytes | 128 KBytes | | | 035h<br>038h | Reserved | Reserved for future erase block region information | NA | Table 40. Primary algorithm-specific extended query table | Offset | Data | Description | Value | |--------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------| | (P)h = 10Ah | 0050h | | "P" | | | 0052h | Primary algorithm extended query table unique ASCII string "PRI" | "R" | | | 0049h | T IXI | "]" | | (P+3)h =10Dh | 0031h | Major version number, ASCII | "1" | | (P+4)h = 10Eh | 0033h | Minor version number, ASCII | "3" | | (P+5)h = 10Fh | 00E6h<br>0003h | Extended query table contents for primary algorithm. Address (P+5)h contains less significant byte. | | | (P+7)h = 111h<br>(P+8)h = 112h | 0000h | bit 0 Chip Erase supported(1 = Yes, 0 = No) bit 1 Erase Suspend supported(1 = Yes, 0 = No) bit 2 Program Suspend supported(1 = Yes, 0 = No) bit 3 Legacy lock/unlock supported(1 = Yes, 0 = No) bit 4 Queued erase supported(1 = Yes, 0 = No) bit 5 Instant individual block locking supported(1 = Yes, 0 = No) bit 6 Protection bits supported(1 = Yes, 0 = No) bit 7 Page mode read supported(1 = Yes, 0 = No) bit 8 Synchronous read supported(1 = Yes, 0 = No) bit 9 Simultaneous operation supported(1 = Yes, 0 = No) bit 10 to 31 Reserved; undefined bits are '0'. If bit 31 is '1' then another 31 bit field of optional features follows at the end of the bit-30 field. | No<br>Yes<br>Yes<br>No<br>No<br>Yes<br>Yes<br>Yes<br>Yes | | (P+9)h = 113h | 0001h | Supported functions after suspend Read Array, Read Status Register and CFI Query bit 0 Program supported after Erase Suspend (1 = Yes, 0 = No) bit 7 to 1 Reserved; undefined bits are '0' | Yes | | (P+A)h = 114h<br>(P+B)h = 115h | 0003h<br>0000h | Block protect status Defines which bits in the Block Status Register section of the query are implemented. bit 0 Block protect Status Register lock/unlock bit active (1 = Yes, 0 = No) | | | | | bit 1 Block lock Status Register lock-down bit active (1 = Yes, 0 = No) bit 15 to 2 Reserved for future use; undefined bits are '0' | Yes<br>Yes | Table 40. Primary algorithm-specific extended query table (continued) | Offset | Data | Description | Value | |---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|-------| | (P+C)h = 116h | 0018h | V <sub>DD</sub> logic supply optimum program/erase voltage (highest performance) bit 7 to 4 HEX value in volts bit 3 to 0 BCD value in 100 mV | 1.8 V | | (P+D)h = 117h | 0090h | V <sub>PP</sub> supply optimum program/erase voltage bit 7 to 4 HEX value in volts bit 3 to 0 BCD value in 100 mV | 9 V | Table 41. Protection register information | Offset | Data | Description | Value | |-----------------|-------|----------------------------------------------------------------------------------------------------------------------|---------| | (P+E)h = 118h | 0002h | Number of protection register fields in JEDEC ID space. 0000h indicates that 256 fields are available. | 2 | | (P+F)h = 119h | 0080h | Protection Field 1: protection description | 80h | | (P+10)h = 11Ah | 0000h | Bits 0-7 Lower byte of protection register address | 00h | | (P+ 11)h = 11Bh | 0003h | Bits 8-15 Upper byte of protection register address Bits 16-23 2 <sup>n</sup> bytes in factory pre-programmed region | 8 bytes | | (P+12)h = 11Ch | 0003h | Bits 24-31 2 <sup>n</sup> bytes in user programmable region | 8 bytes | | (P+13)h = 11Dh | 0089h | Protection Register 2: protection description | 89h | | (P+14)h = 11Eh | 0000h | Protection Register 2: protection description Bits 0-31 protection register address | 00h | | (P+15)h = 11Fh | 0000h | Bits 32-39 n number of factory programmed regions (lower | 00h | | (P+16)h = 120h | 0000h | byte) | 00h | | (P+17)h = 121h | 0000h | Bits 40-47 n number of factory programmed regions (upper byte) | 0 | | (P+18)h = 122h | 0000h | Bits 48-55 2 <sup>n</sup> bytes in factory programmable region | 0 | | (P+19)h = 123h | 0000h | Bits 56-63 n number of user programmable regions (lower byte) | 0 | | (P+1A)h = 124h | 0010h | Bits 64-71 n number of user programmable regions (upper | 16 | | (P+1B)h = 125h | 0000h | byte) Bits 72-79 2 <sup>n</sup> bytes in user programmable region | 0 | | (P+1C)h = 126h | 0004h | Tolls 72-73 2 bytes in user programmable region | 16 | Table 42. Burst read information | Offset | Data | Description | Value | |----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | (P+1D)h = 127h | 0004h | Page-mode read capability bits 0-7 n' such that 2 <sup>n</sup> HEX value represents the number of read-page bytes. See offset 0028h for device word width to determine page-mode data output width. | 16 Bytes | | (P+1E)h = 128h | 0004h | Number of synchronous mode read configuration fields that follow. | 4 | | (P+1F)h = 129h | 0001h | Synchronous mode read capability configuration 1 bit 3-7 reserved bit 0-2 n' such that 2 <sup>n+1</sup> HEX value represents the maximum number of continuous synchronous reads when the device is configured for its maximum word width. A value of 07h indicates that the device is capable of continuous linear bursts that will output data until the internal burst counter reaches the end of the device's burstable address space. This field's 3-bit value can be written directly to the read configuration register bit 0-2 if the device is configured for its maximum word width. See offset 0028h for word width to determine the burst data output width. | 4 | | (P+20)h = 12Ah | 0002h | Synchronous mode read capability configuration 2 | 8 | | (P-21)h = 12Bh | 0003h | Synchronous mode read capability configuration 3 | 16 | | (P+22)h = 12Ch | 0007h | Synchronous mode read capability configuration 4 | Cont. | Table 43. Bank and Erase block region information | M30L0R8000 | T2 | M30L0R8000 | B2 | Description | |----------------|---------------|------------|------|------------------------------------------| | Offset | Data | Offset | Data | Description | | (P+23)h = 12Dh | P+23)h = 12Dh | | 02h | Number of bank regions within the device | - 1. The variable P is a pointer which is defined at CFI offset 015h. - 2. Bank regions. There are two bank regions, see Tables 30 to 35. Table 44. Bank and erase block region 1 information | M30L0R8000 | T2 | M30L0R8000 | B2 | Description. | |----------------|------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset | Data | Offset | Data | Description | | (P+24)h = 12Eh | 0Fh | (P+24)h = 12Eh | 01h | Number of identical banks within bank region 1 | | (P+25)h = 12Fh | 00h | (P+25)h = 12Fh | 00h | Number of identical banks within bank region i | | (P+26)h = 130h | 11h | (P+26)h = 130h | 11h | Number of program or erase operations allowed in bank region 1: Bits 0-3: number of simultaneous program operations Bits 4-7: number of simultaneous erase operations | | (P+27)h = 131h | 00h | (P+27)h = 131h | 00h | Number of program or erase operations allowed in other banks while a bank in same region is programming Bits 0-3: number of simultaneous program operations Bits 4-7: number of simultaneous erase operations | | (P+28)h = 132h | 00h | (P+28)h = 132h | 00h | Number of program or erase operations allowed in other banks while a bank in this region is erasing Bits 0-3: number of simultaneous program operations Bits 4-7: number of simultaneous erase operations | | (P+29)h = 133h | 01h | (P+29)h = 133h | 02h | Types of erase block regions in bank region 1 n = number of erase block regions with contiguous same-size erase blocks. Symmetrically blocked banks have one blocking region <sup>(2)</sup> . | | (P+2A)h = 134h | 0Fh | (P+2A)h = 134h | 03h | Bank region 1 erase block type 1 Information | | (P+2B)h = 135h | 00h | (P+2B)h = 135h | 00h | Bits 0-15: n+1 = number of identical-sized erase | | (P+2C)h = 136h | 00h | (P+2C)h = 136h | 80h | Bits 16-31: n×256 = number of bytes in erase | | (P+2D)h = 137h | 02h | (P+2D)h = 137h | 00h | block region | | (P+2E)h = 138h | 64h | (P+2E)h = 138h | 64h | Bank region 1 (erase block type 1) | | (P+2F)h = 139h | 00h | (P+2F)h = 139h | 00h | Minimum block erase cycles × 1000 | Table 44. Bank and erase block region 1 information (continued) | M30L0R8000 | T2 | M30L0R8000 | B2 | Description | | | | | | |----------------|----------------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Offset | Data | Offset | Data | Description | | | | | | | (P+30)h = 13Ah | 02h | (P+30)h = 13Ah | 02h | Bank region 1 (erase block type 1): bits per cell, internal ECC Bits 0-3: bits per cell in erase region Bit 4: reserved for "internal ECC used" Blts 5-7: reserved | | | | | | | (P+31)h = 13Bh | , , | | 03h | Bank region 1 (erase block type 1): page mode and synchronous mode capabilities Bit 0: Page-mode reads permitted Bit 1: Synchronous reads permitted Bit 2: Synchronous writes permitted Bits 3-7: reserved | | | | | | | | | (P+32)h = 13Ch | 0Eh | Bank region 1 erase block type 2 Information | | | | | | | | | (P+33)h = 13Dh | 00h | Bits 0-15: n+1 = number of identical-sized erase blocks | | | | | | | | | (P+34)h = 13Eh | 00h | Bits 16-31: n×256 = number of bytes in erase | | | | | | | | | (P+35)h = 13Fh | 02h | block region | | | | | | | | | (P+36)h = 140h | 64h | Bank region 1 (erase block type 2) | | | | | | | | | (P+37)h = 141h | 00h | Minimum block erase cycles × 1000 | | | | | | | | (P+38)h = 142h | | 02h | Bank regions 1 (erase block type 2): bits per cell, internal ECC Bits 0-3: bits per cell in erase region Bit 4: reserved for "internal ECC used" Blts 5-7: reserved | | | | | | | | | (P+39)h = 143h | 03h | Bank region 1 (erase block type 2): page mode and synchronous mode capabilities Bit 0: Page-mode reads permitted Bit 1: Synchronous reads permitted Bit 2: Synchronous writes permitted Bits 3-7: reserved | | | | | | <sup>1.</sup> The variable P is a pointer which is defined at CFI offset 015h. <sup>2.</sup> Bank regions. There are two bank regions, see Tables 30 to 35. <sup>3.</sup> Although the device supports page read mode, this is not described in the datasheet as its use is not advantageous in a multiplexed device. Table 45. Bank and erase block region 2 information | M30L0R8000 | T2 | M30L0R8000 | B2 | Decarinties | | | | | |----------------|------|----------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Offset | Data | Offset | Data | Description | | | | | | (P+32)h = 13Ch | 01h | (P+3A)h = 144h | 0Fh | Number of identical banks within bank region 2 | | | | | | (P+33)h = 13Dh | 00h | (P+3B)h = 145h | 00h | Number of identical banks within bank region 2 | | | | | | (P+34)h = 13Eh | 11h | (P+3C)h = 146h | 11h | Number of program or erase operations allowed in<br>bank region 2:<br>Bits 0-3: Number of simultaneous program<br>operations<br>Bits 4-7: Number of simultaneous erase operations | | | | | | (P+35)h = 13Fh | 00h | (P+3D)h = 147h | 00h | Number of program or erase operations allowed in other banks while a bank in this region is programming Bits 0-3: Number of simultaneous program operations Bits 4-7: Number of simultaneous erase operations | | | | | | (P+36)h = 140h | 00h | (P+3E)h = 148h | P+3E)h = 148h Oh Bits 0-3: Number of simultaneous program operations Bits 4-7: Number of simultaneous erase operations | | | | | | | (P+37)h = 141h | 02h | (P+3F)h = 149h | 01h | Types of erase block regions in bank region 2 n = number of erase block regions with contiguous same-size erase blocks. Symmetrically blocked banks have one blocking region. (2) | | | | | | (P+38)h = 142h | 0Eh | (P+40)h = 14Ah | 0Fh | Bank region 2 erase block type 1 Information | | | | | | (P+39)h = 143h | 00h | (P+41)h = 14Bh | 00h | Bits 0-15: n+1 = number of identical-sized erase blocks | | | | | | (P+3A)h = 144h | 00h | (P+42)h = 14Ch | 00h | Bits 16-31: n×256 = number of bytes in erase block | | | | | | (P+3B)h = 145h | 02h | (P+43)h = 14Dh | 02h | region | | | | | | (P+3C)h = 146h | 64h | (P+44)h = 14Eh | 64h | Bank region 2 (erase block type 1) | | | | | | (P+3D)h = 147h | 00h | (P+45)h = 14Fh | 00h | Minimum block erase cycles × 1000 | | | | | | (P+3E)h = 148h | 02h | (P+46)h = 150h | 02h | Bank region 2 (erase block type 1): bits per cell, internal ECC Bits 0-3: bits per cell in erase region Bit 4: reserved for "internal ECC used" Blts 5-7: reserved | | | | | | (P+3F)h = 149h | 03h | (P+47)h = 151h | 03h | Bank region 2 (erase block type 1):Page mode and Synchronous mode capabilities (defined in <i>Table 42</i> ) Bit 0: Page-mode reads permitted Bit 1: Synchronous reads permitted Bit 2: Synchronous writes permitted Bits 3-7: reserved | | | | | Table 45. Bank and erase block region 2 information (continued) | M30L0R8000 | T2 | M30L0R8000 | B2 | Description | |----------------|------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Offset | Data | Offset | Data | Description | | (P+40)h = 14Ah | 03h | | | Bank region 2 erase block type 2 Information | | (P+41)h = 14Bh | 00h | | | Bits 0-15: n+1 = number of identical-sized erase blocks | | (P+42)h = 14Ch | 80h | | | Bits 16-31: nx256 = number of bytes in erase block | | (P+43)h = 14Dh | 00h | | | region | | (P+44)h = 14Eh | 64h | | | Bank region 2 (erase block type 2) | | (P+45)h = 14Fh | 00h | | | Minimum block erase cycles × 1000 | | (P+46)h = 150h | 02h | | | Bank region 2 (erase block type 2): bits per cell, internal ECC Bits 0-3: bits per cell in erase region Bit 4: reserved for "internal ECC used" Blts 5-7: reserved | | (P+47)h = 151h | 03h | | | Bank region 2 (erase block type 2): page mode and synchronous mode capabilities (defined in Table 42) Bit 0: Page-mode reads permitted Bit 1: Synchronous reads permitted Bit 2: Synchronous writes permitted Bits 3-7: reserved | | (P+48)h = 152h | | (P+48)h = 152h | | Feature space definitions | | (P+49)h = 153h | | (P+43)h = 153h | | Reserved | <sup>1.</sup> The variable P is a pointer which is defined at CFI offset 015h. <sup>2.</sup> Bank regions. There are two bank regions, see Tables 30 to 35. <sup>3.</sup> Although the device supports page read mode, this is not described in the datasheet as its use is not advantageous in a multiplexed device. ## Appendix C Flowcharts and pseudo codes Figure 19. Program flowchart and pseudo code - Status check of SR1 (protected block), SR3 (V<sub>PP</sub> invalid) and SR4 (program error) can be made after each program operation or after a sequence. - 2. If an error is found, the Status Register must be cleared before further Program/Erase Controller operations. - 3. Any address within the bank can equally be used. Buffer\_Program\_command (Start\_Address, n, buffer\_Program[]) Start /\* buffer\_Program [] is an array structure used to store the address and data to be programmed to the Flash memory (the address must be within the segment Start Address and Start Address+n) \*/ Buffer Program E8h Command. do {writeToFlash (Start\_Address, 0xE8); Start Addres status\_register=readFlash (Start\_Address); Read Status Register } while (status\_register.SR7==0); NO SR7 = 1YES writeToFlash (Start\_Address, n); Write n<sup>(1)</sup>, Start Address Write Buffer Data, writeToFlash (buffer\_Program[0].address, buffer\_Program[0].data); Start Address /\*buffer\_Program[0].address is the start address\*/ X = 0x = 0;YES while (x<n) X = nNO Write Next Buffer Data { writeToFlash (buffer\_Program[x+1].address, buffer\_Program[x+1].data Next Program Address<sup>()</sup> X++; X = X + 1Program Buffer to Flash writeToFlash (Start\_Address, 0xD0); Confirm D0h Read Status do {status\_register=readFlash (Start\_Address); Register NO } while (status\_register.SR7==0); SR7 = 1 YES Full Status full\_status\_register\_check(); Register Check<sup>(3)</sup> Figure 20. Buffer program flowchart and pseudo code - 1. n + 1 is the number of data being programmed. - Next program data is an element belonging to buffer\_Program[].data; next program address is an element belonging to buffer\_Program[].address - 3. Routine for error check by reading SR3, SR4 and SR1. End AI08913b Figure 21. Program suspend and resume flowchart and pseudo code 1. The Read Status Register command (Write 70h) can be issued just before or just after the Program Resume command. Figure 22. Block erase flowchart and pseudo code - 1. If an error is found, the Status Register must be cleared before further program/erase operations. - 2. Any address within the bank can equally be used. Figure 23. Erase suspend and resume flowchart and pseudo code 1. The Read Status Register command (Write 70h) can be issued just before or just after the Erase Resume command. Figure 24. Locking operations flowchart and pseudo code 1. Any address within the bank can equally be used. Figure 25. Protection Register program flowchart and pseudo code - Status check of SR1 (protected block), SR3 (V<sub>PP</sub> invalid) and SR4 (program error) can be made after each program operation or after a sequence. - 2. If an error is found, the Status Register must be cleared before further Program/Erase Controller operations. - 3. Any address within the bank can equally be used. Figure 26. Blank check flowchart and pseudo code - 1. Any address within the bank can equally be used. - 2. If an error is found, the Status Register must be cleared before further program/erase operations. Figure 27. Buffer enhanced factory program flowchart and pseudo code # Appendix D Command interface state tables Table 46. Command Interface states - modify table, next state<sup>(1)</sup> | | | | Program Setup(3)(4) (E8h) Program Setup (3)(4) (CBh) (Check confirm (3)(4) (CBh) | | | | | | | | | | | | | | |-------------------|--------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------|-------------|------------------------------------------|-----------------------------------------------------------------------------------------|---------------|------------------------------------------|--------------------|---------------------------|-----------------------------|--|--|--| | Current | CI State | Read<br>Array <sup>(2)</sup><br>(FFh) | Setup <sup>(3)(4)</sup> | Program<br>(3)(4) | Erase,<br>Setup <sup>(3)(4)</sup> | Setup | Check setup | Confirm<br>P/E Resume,<br>Block Unlock<br>confirm,<br>BEFP<br>Confirm <sup>(3)(4)</sup> | Check confirm | Program,<br>Program/<br>Erase<br>Suspend | Status<br>Register | Status<br>Register<br>(5) | Electroni<br>c<br>Signature | | | | | Rea | ady | Ready | | | | | Check | | | Read | y | | | | | | | Lock/CF | R Setup | | | Ready (lo | ck Error) | | | Ready (unlock block) | | Rea | ady (lock E | rror) | | | | | | | Setup | | | | | | О | TP Busy | | | | | | | | | | ОТР | Busy | OTP<br>Busy | IS in OTP<br>Busy | OTP<br>busy | IS in OTF | Busy | | | ( | OTP Busy | | | | | | | | | IS in<br>OTP<br>busy | | OTP Busy | | | | | | | | | | | | | | | | Setup | | Program Busy | | | | | | | | | | | | | | | | Busy | Program<br>Busy | IS in<br>Program<br>Busy | Program<br>Busy | IS in Pro<br>Bus | | | Program Busy | | Program<br>Suspend | F | rogram B | usy | | | | | Program | IS in<br>Program<br>Busy | | | | | | Pro | gram Busy | | | | | | | | | | | Suspend | PS | IS in PS | PS | IS in Pro<br>Suspe | gram<br>end | PS | Program Busy | | Pro | gram Sus | pend | | | | | | | IS in PS | | | | | | Progr | am Suspend | | | | | | | | | | | Setup | | | | Buffe | er Progra | am Load 1 | (give word cou | nt load (N | N-1)); | | | | | | | | | Buffer<br>Load 1 | | if | N=0 go to | Buffer Prog | gram Coi | nfirm. Else | e (N ≠ 0) go to B | uffer Pro | gram Load 2 | 2 (data loa | d) | | | | | | | Buffer<br>Load 2 | | (note | | | | | count =0; Else E<br>any block addres | | | | ress) | | | | | | Duffer | Confirm | | | Ready ( | error) | | | BP Busy | | R | teady (erro | or) | | | | | | Buffer<br>Program | Busy | BP Busy | IS in BP<br>Busy | BP Busy | IS in BP | Busy | BP Busy BP Suspend Buffer Program Busy | | | | | | | | | | | | IS in BP<br>Busy | | | | | | Buffer Program Busy | | | | | | | | | | | | Suspend | BP<br>Suspend | IS in BP<br>Suspend | BP<br>Suspend | IS in BP S | uspend | BP<br>Suspend | BP busy | | Buffer | Program S | Suspend | _ | | | | | | IS in BP<br>Suspend | | | | | | Buffer Pr | ogram Suspend | I | | | | | | | | Table 46. Command Interface states - modify table, next state<sup>(1)</sup> (continued) | Table 4 | 10. C | omma | na inter | Tace S | tates - n | noaity | table, | next state | €, , (CC | ntinued | 1) | | | |--------------------------------|-----------------------------------|---------------------------------------|------------------------------------------------|-------------------------------------------------|-----------------------------------------------------|------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------|-------------------------------------|------------------------------------|--------------------------------------------------------------------------| | | | | | | | | Com | mand Input | | | | | | | Current | CI State | Read<br>Array <sup>(2)</sup><br>(FFh) | Program<br>Setup <sup>(3)(4)</sup><br>(10/40h) | Buffer<br>Program<br><sup>(3)(4)</sup><br>(E8h) | Block<br>Erase,<br>Setup <sup>(3)(4)</sup><br>(20h) | BEFP<br>Setup<br>(80h) | Blank<br>Check<br>setup<br>(BCh) | Erase<br>Confirm<br>P/E Resume,<br>Block Unlock<br>confirm,<br>BEFP<br>Confirm <sup>(3)(4)</sup><br>(D0h) | Blank<br>Check<br>confirm<br>(CBh) | Buffer<br>Program,<br>Program/<br>Erase<br>Suspend<br>(B0h) | Read<br>Status<br>Register<br>(70h) | Clear<br>Status<br>Register<br>(5) | Read<br>Electroni<br>c<br>Signature<br>, Read<br>CFI Query<br>(90h, 98h) | | | Setup | | | Ready ( | (error) | | | Erase Busy | | R | eady (erro | or) | | | | Busy | Erase<br>Busy | IS in<br>Erase<br>Busy | Erase<br>Busy | IS in Eras | e Busy | | Erase Busy | | Erase<br>Suspend | | Erase Bus | sy | | Erase | IS in<br>Erase<br>Busy | | | | | | Er | ase Busy | | | | | | | | Suspend | Erase<br>Suspend | Program<br>in ES | BP in ES | IS in E | | ES | Erase Busy | | Er | ase Suspe | end | | | | IS in ES | | | | | | Eras | se Suspend | | | | | | | | Setup | | | | | Pro | ogram Bus | sy in Erase Susp | pend | | | | | | | Busy | Program Busy in ES | | | | | | | | | | | | | Program<br>in Erase<br>Suspend | IS in<br>Program<br>busy in<br>ES | | | | | Pro | ogram bus | y in Erase Susp | pend | | | | | | | Suspend | PS in ES | IS in PS in<br>ES | PS in ES | IS in Pro<br>Suspend | | PS in ES | Program Busy<br>in ES | P | rogram Sus | pend in E | rase Susp | end | | | IS in PS<br>in ES | | | | | Prog | ram Susp | end in Erase Su | spend | | | | | | | Setup | Buffer P | rogram Loa | d 1 in Era | se Suspend | l (give w | | load (N-1)); if N<br>rogram Load 2 | =0 go to I | Buffer Progr | am confirr | n. Else (N | ≠ 0) go to | | | Buffer<br>Load 1 | | | | Buffe | er Progra | ım Load 2 | in Erase Suspe | end (data | load) | | | | | | Buffer<br>Load 2 | Buffer Pr | ogram Conf | | | | | lse Buffer Progr<br>ddress is differe | | | | note: Buffe | er Program | | | Confirm | | Erase S | Suspend (s | sequence e | rror) | | BP Busy in ES | | Erase Susp | oend (sequ | uence erro | or) | | Buffer<br>Program<br>in Erase | Busy | BP Busy<br>in ES | IS in BP<br>Busy in<br>ES | BP busy<br>in ES | IS in BP t | | | BP Busy in ES | | BP<br>Suspend<br>in ES | Buffer F | rogram B | usy in ES | | Suspend | IS in BP<br>busy in<br>ES | | | | | Buffer | Program | Busy in Erase S | Suspend | | | | | | | Suspend | BP<br>Suspend<br>in ES | IS in BP<br>Suspend<br>in ES | BP<br>Suspend<br>in ES | IS in BP S in Erase S | uspend | BP<br>Suspend<br>in ES | BP Busy in<br>Erase<br>Suspend | Buffe | er Program : | Suspend i | n Erase S | uspend | | | IS in BP<br>Suspend<br>in ES | | | | | ВІ | P Suspend | d in Erase Susp | end | | | | | Table 46. Command Interface states - modify table, next state<sup>(1)</sup> (continued) | | | | | | | | Com | mand Input | - | | | | | |----------------|---------------------|---------------------------------------|------------------------------------------------|--------------------------------------|-----------------------------------------------------|------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------|-------------------------------------|---------|--------------------------------------------------------------------------| | | | Read<br>Array <sup>(2)</sup><br>(FFh) | Program<br>Setup <sup>(3)(4)</sup><br>(10/40h) | Buffer<br>Program<br>(3)(4)<br>(E8h) | Block<br>Erase,<br>Setup <sup>(3)(4)</sup><br>(20h) | BEFP<br>Setup<br>(80h) | Blank<br>Check<br>setup<br>(BCh) | Erase<br>Confirm<br>P/E Resume,<br>Block Unlock<br>confirm,<br>BEFP<br>Confirm <sup>(3)(4)</sup><br>(D0h) | Blank<br>Check<br>confirm<br>(CBh) | Buffer<br>Program,<br>Program/<br>Erase<br>Suspend<br>(B0h) | Read<br>Status<br>Register<br>(70h) | (5) | Read<br>Electroni<br>c<br>Signature<br>, Read<br>CFI Query<br>(90h, 98h) | | Blank<br>Check | Setup | | | | Ready (erro | or) | | | Blank<br>Check<br>busy | | Ready | (error) | | | | Busy | | | | | | Blank | k Check busy | | | | | | | | Setup in<br>suspend | | Eras | e Suspend | d (lock Erro | r) | | Erase<br>Suspend | Erase Suspend (lock Error) | | | | | | Buffer | Setup | | | Ready ( | error) | | | BEFP Busy | | F | Ready (erro | or) | | | EFP | Busy | | | | | | BE | FP Busy <sup>(6)</sup> | | | | | | - CI = Command Interface, CR = Configuration register, BEFP = Buffer Enhanced Factory program, P/E C = Program/Erase controller, IS = Illegal State, BP = Buffer Program, ES = Erase Suspend. - 2. At power-up, all banks are in read array mode. Issuing a Read Array command to a busy bank, results in undetermined data output. - 3. The two cycle command should be issued to the same bank address. - 4. If the P/E C is active, both cycles are ignored. - 5. The Clear Status Register command clears the SR error bits except when the P/E C. is busy or suspended. - 6. BEFP is allowed only when Status Register bit SR0 is reset to '0'. BEFP is busy if Block Address is first BEFP Address. Any other commands are treated as data. Table 47. Command Interface states - modify table, next output state<sup>(1) (2)</sup> | | | | | | | C | ommand Input | | | | | | |-----------------------------------------------|-------------------------------|----------------------------------------------------|----------------------------|------------------------------------------------|------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------------|-------------------------------------|--------------------------------------|---------------------------------------------------------------------| | Current CI State | Read<br>Array<br>(3)<br>(FFh) | Program<br>Setup <sup>(4)</sup><br>(5)<br>(10/40h) | Buffer<br>Program<br>(E8h) | Block<br>Erase,<br>Setup <sup>(4)</sup><br>(5) | BEFP<br>Setup<br>(80h) | Blank<br>Check<br>setup<br>(BCh) | Erase Confirm<br>P/E Resume,<br>Block Unlock<br>confirm, BEFP<br>Confirm <sup>(4)(5)</sup><br>(D0h) | Blank<br>Check<br>confirm<br>(CBh) | Program/<br>Erase<br>Suspend<br>(B0h) | Read<br>Status<br>Register<br>(70h) | Clear<br>Status<br>Register<br>(50h) | Read<br>Electronic<br>signature,<br>Read CFI<br>Query<br>(90h, 98h) | | Program Setup | | | | | | | | | | | | | | Erase Setup | | | | | | | | | | | | | | OTP Setup | | | | | | | | | | | | | | Program in Erase<br>Suspend | | | | | | | | | | | | | | BEFP Setup | | | | | | | | | | | | | | BEFP Busy | | | | | | | | | | | | | | Buffer Program<br>Setup | | | | | | | | | | | | | | Buffer Program<br>Load 1 | | | | | | | | | | | | | | Buffer Program<br>Load 2 | | | | | | | | | | | | | | Buffer Program<br>Confirm | | | | | | ; | Status Register | | | | | | | Buffer Program<br>Setup in Erase<br>Suspend | | | | | | | | | | | | | | Buffer Program<br>Load 1 in Erase<br>Suspend | | | | | | | | | | | | | | Buffer Program<br>Load 2 in Erase<br>Suspend | | | | | | | | | | | | | | Buffer Program<br>Confirm in Erase<br>Suspend | | | | | | | | | | | | | | Blank Check setup | | | | | | | | | | | | | | Lock/CR Setup | | | | | | | | | | | | | | Lock/CR Setup in<br>Erase Suspend | | | | | | | | | | | | | Table 47. Command Interface states - modify table, next output state<sup>(1)</sup> (continued) | | | | | | | C | Command Input | - | | | | | |-----------------------------------------------|-------------------------------|----------------------------------------------------|----------------------------|---------------------------------------------------------|------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------------|-------------------------------------|--------------------------------------|---------------------------------------------------------------------| | Current CI State | Read<br>Array<br>(3)<br>(FFh) | Program<br>Setup <sup>(4)</sup><br>(5)<br>(10/40h) | Buffer<br>Program<br>(E8h) | Block<br>Erase,<br>Setup <sup>(4)</sup><br>(5)<br>(20h) | BEFP<br>Setup<br>(80h) | Blank<br>Check<br>setup<br>(BCh) | Erase Confirm<br>P/E Resume,<br>Block Unlock<br>confirm, BEFP<br>Confirm <sup>(4)(5)</sup><br>(D0h) | Blank<br>Check<br>confirm<br>(CBh) | Program/<br>Erase<br>Suspend<br>(B0h) | Read<br>Status<br>Register<br>(70h) | Clear<br>Status<br>Register<br>(50h) | Read<br>Electronic<br>signature,<br>Read CFI<br>Query<br>(90h, 98h) | | OTP Busy | | | | | | | | | | | | Status<br>Register | | Ready | | | | | | | | | | | | | | Program Busy | | | | | | | | | | | | | | Erase Busy | | | | | | | | | | | | | | Buffer Program<br>Busy | | | | | | | | | | | | | | Program/Erase<br>Suspend | | | | | | | | | | | | | | Buffer Program<br>Suspend | Array | | Statu | ıs Registe | er | | Output | Unchang | ed | Status<br>Register | Output<br>Unchang<br>ed | Liectionic | | Program Busy in<br>Erase Suspend | | | | | | | | | | | cu | Signature/<br>CFI | | Buffer Program<br>Busy in Erase<br>Suspend | | | | | | | | | | | | | | Program Suspend in Erase Suspend | | | | | | | | | | | | | | Buffer Program<br>Suspend in Erase<br>Suspend | | | | | | | | | | | | | | Blank Check busy | | | | | | | | | | | | | | Illegal State | | | | | | O | utput Unchanged | 1 | | | | | The output state shows the type of data that appears at the outputs if the bank address is the same as the command address. A bank can be placed in Read Array, Read Status Register, Read Electronic Signature or Read CFI mode, depending on the command issued. Each bank remains in its last output state until a new command is issued to that bank. The next state does not depend on the bank output state. - 4. The two cycle command should be issued to the same bank address. - 5. If the P/EC is active, both cycles are ignored. <sup>2.</sup> CI = Command Interface, CR = Configuration Register, BEFP = Buffer Enhanced Factory Program, P/E. C. = Program/Erase Controller. <sup>3.</sup> At Power-Up, all banks are in read array mode. Issuing a Read Array command to a busy bank, results in undetermined data output. Table 48. Command interface states - lock table, next state<sup>(1)</sup> | | | Command Input | | | | | | | | | | | |-------------------|---------------------------------|-----------------------------------------------------|--------------------------------------|-----------------------------------|--------------------------------------------|---------------------------------|-----------------------------------------------------|-----------------------------------|----------------------------------------|--|--|--| | Current CI State | | Lock/CR Setup <sup>(2)</sup><br>(60h) | OTP<br>Setup <sup>(2)</sup><br>(C0h) | Block<br>Lock<br>Confirm<br>(01h) | Block<br>Lock-<br>Down<br>Confirm<br>(2Fh) | Set CR<br>Confirm<br>(03h) | Block<br>Address<br>(WA0) <sup>(3)</sup><br>(XXXXh) | Illegal<br>Command <sup>(4)</sup> | P/E C<br>operation<br>completed<br>(5) | | | | | Ready | | Lock/CR Setup | OTP Setup | | | Ready | | | N/A | | | | | Lock/CR Setup | | Ready (lock e | | N/A | | | | | | | | | | | Setup | | | OTP Busy | | | | | | | | | | ОТР | Busy | IS in OTP B | | | OTP Bus | у | | Ready | | | | | | | IS in OTP<br>busy | | | ( | OTP Busy | | | | IS Ready | | | | | | Setup | | | Pro | ogram Busy | | | | N/A | | | | | | Busy | IS in Program | Busy | | | Program Bu | ısy | | Ready | | | | | Program | IS in Program<br>busy | | | Pr | IS Ready | | | | | | | | | | Suspend | IS in PS | | | N/A | | | | | | | | | | IS in PS | Program Suspend | | | | | | | | | | | | | Setup | Buffer Program Load 1 (give word count load (N-1)); | | | | | | | | | | | | | Buffer Load 1 | | Buffer Pro | gram Load 2 <sup>0</sup> | N/A | | | | | | | | | | Buffer Load 2 | Buffer Program Col<br>t | nfirm when co | ount =0; Else<br>y block addre | Buffer Progra | m Load 2 (no<br>t from the firs | ote: Buffer Pro<br>t address) | ogram will fail at | N/A | | | | | | Confirm | Ready (error) | | | | | | | | | | | | Buffer<br>Program | Busy | IS in BP Bu | ısy | | Ready | | | | | | | | | | IS in Buffer<br>Program<br>busy | | | Buffer | IS Ready | | | | | | | | | | Suspend | IS in BP Sus | pend | | | | | | | | | | | | IS in BP<br>Suspend | Buffer Program Suspend | | | | | | | N/A | | | | | | Setup | | | Re | N/A | | | | | | | | | | Busy | IS in Erase E | | Ready | | | | | | | | | | Erase | IS in Erase<br>busy | | | E | IS ready | | | | | | | | | | Suspend | Lock/CR Setup in ES | | N1/A | | | | | | | | | | | IS in ES | | I | Era | N/A | | | | | | | | | | I . | | | | | | | | | | | | Table 48. Command interface states - lock table, next state<sup>(1)</sup> (continued) | Current CI State | | Command Input | | | | | | | | | | |--------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------|---------------|---------------------|--------|-----------------------------------|----------------------------------------|--|--| | | | Lock/CR Setup <sup>(2)</sup><br>(60h) | I SELUD' / I DOWN I CONTINUT (a) I | | | | | Illegal<br>Command <sup>(4)</sup> | P/E C<br>operation<br>completed<br>(5) | | | | | Setup | | | Program Bu | sy in Erase S | Suspend | | | N/A | | | | | Busy | IS in Program bu | | Prograr | n Busy in Era | se Suspend | | ES | | | | | Program<br>in Erase<br>Suspend | IS in Program<br>busy in ES | | | Program Bu | sy in Erase S | sy in Erase Suspend | | | | | | | | Suspend | IS in PS in ES | | Pro | gram Suspe | nd in Erase S | uspend | | N/A | | | | | IS in PS in ES | Program Suspend in Erase Suspend | | | | | | | | | | | | Setup | Buffer Program Load 1 in Erase Suspend (give word count load (N-1)) | | | | | | | | | | | | Buffer Load 1 | Buffer Program Load 2 in Erase Suspend <sup>(7)</sup> Exit see note <sup>(7)</sup> | | | | | | | | | | | | Buffer Load 2 | Buffer Program Confirm in Erase Suspend when count =0; Else Buffer Program Load 2 in Erase Suspend (note: Buffer Program will fail at this point if any block address is different from the first address) | | | | | | | | | | | Buffer | Confirm | Erase Suspend (sequence error) | | | | | | | | | | | Program<br>in Erase<br>Suspend | Busy | IS in BP busy | | ES | | | | | | | | | Suspenu | IS in BP busy<br>in ES | | | BF | busy in ES | isy in ES | | | | | | | | Suspend | IS in BP suspen | d in ES | | | | | | | | | | | IS in BP<br>Suspend in<br>ES | Buffer Program Suspend in Erase Suspend | | | | | | | | | | | Blank | Setup | Ready (error) | | | | | | | N/A | | | | Check | Blank Check<br>busy | Blank Check busy | | | | | | | Ready | | | | Lock/CR Setup in ES | | Erase Suspend (lock error) Erase Suspend Erase Suspend (lock error) | | | | | | | N/A | | | | DEED | Setup | | | Re | Ready (error) | | | | | | | | BEFP | Busy | | BEF | P Busy <sup>(8)</sup> | | | Exit | BEFP Busy <sup>(8)</sup> | N/A | | | CI = Command Interface, CR = Configuration register, BEFP = Buffer Enhanced Factory program, P/E C = Program/Erase controller, IS = Illegal State, BP = Buffer program, ES = Erase suspend, WA0 = Address in a block different from first BEFP address. - 2. If the P/E C is active, both cycle are ignored. - 3. BEFP Exit when Block Address is different from first Block Address and data are FFFFh. - 4. Illegal commands are those not defined in the command set. - 5. N/A: not available. In this case the state remains unchanged. - 6. If N=0 go to Buffer Program Confirm. Else (not =0) go to Buffer Program Load 2 (data load) - 7. If N=0 go to Buffer Program Confirm in Erase suspend. Else (not =0) go to Buffer Program Load 2 in Erase suspend. - 8. BEFP is allowed only when Status Register bit SR0 is set to '0'. BEFP is busy if Block Address is first BEFP Address. Any other commands are treated as data. Table 49. Command interface states - lock table, next output state (1) (2) | | Command Input | | | | | | | | | | | |--------------------------------------------|-------------------------------------------|----------------------------------|--------------------------------------|------------------------------------|-----------------------------------|--------------------------------------|----------------------------|----------------------------------------|---------------------------|------------------------------------|--| | Current CI State | Lock/CR<br>Setup <sup>(3)</sup> (<br>60h) | Blank<br>Check<br>setup<br>(BCh) | OTP<br>Setup <sup>(3)</sup><br>(C0h) | Blank<br>Check<br>confirm<br>(CBh) | Block<br>Lock<br>Confirm<br>(01h) | Block Lock-<br>Down<br>Confirm (2Fh) | Set CR<br>Confirm<br>(03h) | BEFP<br>Exit <sup>(4)</sup><br>(FFFFh) | Illegal<br>Command<br>(5) | P. E./C.<br>Operation<br>Completed | | | Program Setup | | | | | | | | | | | | | Erase Setup | | | | | | | | | | | | | OTP Setup | | | | | | | | | | | | | Program in Erase Suspend | | | | | | | | | | | | | BEFP Setup | | | | | | | | | | | | | BEFP Busy | | | | | | | | | | | | | Buffer Program Setup | | | | | | | | | | | | | Buffer Program Load 1 | | | | | | | | | | | | | Buffer Program Load 2 | | | | | Status Regi | ster | | | | | | | Buffer Program Confirm | | | | | | | | | | Output<br>Unchanged | | | Buffer Program Setup in<br>Erase Suspend | | | | | | | | | | | | | Buffer Program Load 1 in<br>Erase Suspend | | | | | | | | | | | | | Buffer Program Load 2 in<br>Erase Suspend | | | | | | | | | | | | | Buffer Program Confirm in<br>Erase Suspend | | | | | | | | | | | | | Blank Check setup | | | | | | | | | | | | | Lock/CR Setup | | | | | | | | | | | | | Lock/CR Setup in Erase<br>Suspend | Status Register Array Status Register | | | | | | Register | | | | | Table 49. Command interface states - lock table, next output state (continued)<sup>(1)</sup> (2) | | Command Input | | | | | | | | | | | |--------------------------------------------|-------------------------------------------|----------------------------------|--------------------------------------|------------------------------------|-----------------------------------|--------------------------------------|----------------------------|----------------------------------------|---------------------------|------------------------------------|--| | Current CI State | Lock/CR<br>Setup <sup>(3)</sup> (<br>60h) | Blank<br>Check<br>setup<br>(BCh) | OTP<br>Setup <sup>(3)</sup><br>(C0h) | Blank<br>Check<br>confirm<br>(CBh) | Block<br>Lock<br>Confirm<br>(01h) | Block Lock-<br>Down<br>Confirm (2Fh) | Set CR<br>Confirm<br>(03h) | BEFP<br>Exit <sup>(4)</sup><br>(FFFFh) | Illegal<br>Command<br>(5) | P. E./C.<br>Operation<br>Completed | | | OTP Busy | | | | | | | | | | | | | Ready | | | | | | | | | | | | | Program Busy | | | | | | | | | | | | | Erase Busy | | | | | | | | | | | | | Buffer Program Busy | | | | | | | | | | | | | Program/Erase Suspend | | | | | | | | | | | | | Buffer Program Suspend | | Status Register | | | Ou | Output Unchanged | | Array | Output U | nchanged | | | Program Busy in Erase<br>Suspend | | Claide Hegister | | | | , | · | | | J. T. J. | | | Buffer Program Busy in<br>Erase Suspend | | | | | | | | | | | | | Program Suspend in Erase<br>Suspend | | | | | | | | | | | | | Buffer Program Suspend in<br>Erase Suspend | | | | | | | | | | | | | Blank Check busy | | | | | | | | | | | | | Illegal State | Output Unchanged | | | | | | | | | | | The output state shows the type of data that appears at the outputs if the bank address is the same as the command address. A bank can be placed in Read Array, Read Status Register, Read Electronic Signature or Read CFI mode, depending on the command issued. Each bank remains in its last output state until a new command is issued to that bank. The next state does not depend on the bank's output state. - 3. If the P/EC is active, both cycles are ignored. - 4. BEFP Exit when Block Address is different from first Block Address and data are FFFFh. - 5. Illegal commands are those not defined in the command set. <sup>2.</sup> CI = Command Interface, CR = Configuration Register, BEFP = Buffer Enhanced Factory Program, P/E. C. = Program/Erase Controller. ## 15 Revision history Table 50. Document revision history | Date | Revision | Changes | | | | | | | |-------------|----------|------------------|--|--|--|--|--|--| | 12-Oct-2007 | 1 | Initial release. | | | | | | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2007 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com