LINEAR INTEGRATED CIRCUITS ## MATCHED NPN TRANSISTOR ARRAYS ### DESCRIPTION These five matched transistors are general purpose NPN transistors configured with two internally connected to form a differential amplifier, each with its own associated source transistor. They are well suited to a wide variety of applications in low power systems in the DC through VHF range. In addition to being used as discrete transistors in conventional circuits, they also provide the very significant inherent integrated circuit advantages of close electrical and thermal matching. These transistor arrays offer $V_{\rm BE}$ typically matched to $\pm 0.5 {\rm mV}$ , less than 10% variation in $h_{\rm FE}$ , operation from DC to 300MHz, high current gain from $10\mu{\rm A}$ to $10{\rm mA}$ , and high voltage capability. ### **FEATURES** - Two matched transistor pairs ±0.5mV - · Five general purpose matched transistors - Operation from DC to 300MHz - · High current gain - · High voltage capabilities ## HIGH RELIABILITY FEATURES - SG3821 - ♦ Available to MIL-STD-883 - ♦ SG level "S" processing available ### SCHEMATIC DIAGRAM \* Substrate pin must be connected to the most negative DC potential - which should also be a good AC ground - for proper isolation between transistors. April 1990 ## **ABSOLUTE MAXIMUM RATINGS (Note 1)** | Collector to SubstrateVoltage | 40V | |-------------------------------|---------------| | Collector to Base Voltage | 40V | | Collector to Emitter Voltage | | | Storage Temperature Range | 65°C to 150°C | Note 1. Exceeding these ratings could cause damage to the device. #### THERMAL DERATING CURVES ## RECOMMENDED OPERATING CONDITIONS (Note 2) Operating Ambient Temperature Range Note 2. Range over which the device is functional ## **ELECTRICAL SPECIFICATIONS** (Unless otherwise specified, these specifications apply for the operating ambient temperature of T<sub>A</sub> = 25°C. Low duty cycle pulse testing techniques are used which maintains junction and case temperatures equal to the ambient temperature.) . . . . | | To as Constitute | SG3821/3046 | | | SG3045 | | | Units | |------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------|------|------|--------|------|------|-------| | Parameter | Test Conditions | | Тур. | Max. | Min. | Тур. | Max. | Onno | | Breakdown Voltage: | | | | | | | | ., | | Collector-Substrate (BV <sub>cso</sub> ) | $I_{C} = 10\mu A, I_{B} = 0$ | 40 | 1 | ļ | 20 | ] | | \ \ \ | | Collector-Base (BV <sub>cso</sub> ) | $I_{C} = 10 \mu A, I_{E} = 0$ | 40 | | | 20 | | | V | | Collector-Emitter (BV <sub>CEO</sub> ) | $I_{C} = 100 \mu A, I_{B} = 0$ | 25 | | | 15 | | | V | | Emitter-Base (BV <sub>ERO</sub> ) | $I_{E} = 10\mu A, I_{C} = 0$ | 5 | | | 5 | | | ٧ | | Leakage Current | | | | | | | | | | Collector-Substrate (I <sub>CSO</sub> ) | $V_{CS} = 20V, I_{B} = 0$ | | | 80 | | | 80 | nA | | Collector-Base (I <sub>cso</sub> ) | $V_{CB} = 20V, I_{E} = 0$ | | 1 | 40 | ] | ] | 40 | nA | | Collector-Emitter (I <sub>CEO</sub> ) | $V_{CF} = 20V, I_{B} = 0$ | | | 500 | | | 500 | nΑ | | Forward Current-Transfer Ratio (hee) | $V_{CE} = 5V, I_{C} = 10uA$ | | 80 | | | 80 | | ] | | | $V_{CF} = 5V, I_{C} = 1mA$ | 50 | | 400 | 50 | 1 | 400 | | | | $V_{CE} = 5V, I_{C} = 10mA$ | | 80 | | ļ | 80 | | | | Base-to-Emitter Voltage (V <sub>RE</sub> ) | $V_{ce} = 5V$ , $I_e = 10mA$ | | 0.5 | | | 0.5 | | V | | Collector-Emitter Saturation (V <sub>CE(SAT)</sub> ) | I <sub>C</sub> = 10mA, I <sub>R</sub> = 1mA | 0.5 | | 0.9 | 0.5 | | 0.9 | V | | Gain-Bandwidth Product | $V_{CE} = 5V$ , $I_{CE} = 3mA$ | | 500 | 1 | | 500 | | MHz | | Collector-Substrate Capacitance | $V_{cs}^{0} = 5V, I_{c}^{0} = 0$ | | 2.0 | | ] | 2.0 | | pF | | Collector-Base Capacitance | $V_{CR} = 5V, I_{C} = 0$ | | 0.4 | 1 | | 0.4 | | pF | | Noise Figure | $f = 1 \text{KHz}$ , $V_{\text{CF}} = 5 \text{V}$ , $I_{\text{C}} = 100 \text{mA}$ , $R_{\text{S}} = 1 \text{k}\Omega$ | | 4 | 1 | 1 | 4 | 1 | dB | | Input Offset Voltage (V <sub>ic</sub> ) | $V_{cs} = 5V, I_{c} = 1mA$ | | | 5 | | | 5 | m∨ | | Input Offset Current (I <sub>ID</sub> ) | V <sub>CE</sub> = 5V, I <sub>C</sub> =1mA | | | 4 | l | | 2 | μA | # CONNECTION DIAGRAMS & ORDERING INFORMATION (See Notes Below) | Package | Part No. | Ambient<br>Temperature Range | Connection Diagram | |-----------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------| | 14-PIN CERAMIC DIP<br>J - PACKAGE | SG3821J/883B<br>SG3821J<br>SG3821N<br>SG3045J/883B<br>SG3045J | -55°C to 125°C<br>-55°C to 125°C<br>0°C to 70°C<br>-55°C to 125°C<br>-55°C to 125°C | C1 _ 1 | | 14-PIN PLASTIC DIP<br>N - PACKAGE | SG3046N | 0°C to 70°C | B3 _ 6 | Silicon General • 11861 Western Avenue • Garden Grove, CA 92641 • (714) 898-8121 • TWX: 910-596-1804 • FAX: (714) 893-2570 Note 1. Contact factory for JAN and DESC product availability. <sup>2.</sup> All packages are viewed from the top.