

# Features

- Maximized EMI Suppression using Cypress's Spread Spectrum Technology
- Three copies of CPU outputs at 100 or 133 MHz
- Three copies of 66-MHz output at 3.3V
- Ten copies of PCI clocks at 33 MHz, 3.3V
- Two copies of 14.318-MHz reference output at 3.3V
- One copy of 48-MHz USB clock
- One copy of CPU-divide-by-2 output as reference input to Direct Rambus<sup>™</sup> Clock Generator (Cypress W134)
- Available in 48-pin SSOP (300 mils)

# **Key Specifications**

| Supply Voltages:            | $V_{DDQ2} = 2.5V \pm 5\%$<br>$V_{DDQ3} = 3.3V \pm 5\%$ |
|-----------------------------|--------------------------------------------------------|
| CPU, CPUdiv2 Output Jitter: |                                                        |
| CPU, CPUdiv2 Output Skew:   | 175 ps                                                 |
| IOAPIC, 3V66 Output Skew:   | 250 ps                                                 |
| PCI0:9 Output Skew:         | 500 ps                                                 |
| Duty Cycle:                 |                                                        |



| Spread Spectrum Modulation:  | –0.5%                   |
|------------------------------|-------------------------|
| CPU to 3V66 Output Offset:   | 0.0–1.5 ns (CPU leads)  |
| 3V66 to PCI Output Offset:   | 1.5–3.0 ns (3V66 leads) |
| CPU to IOAPIC Output Offset: | 1.5–4.0 ns (CPU leads)  |

# Table 1. Pin Selectable Frequency

| SEL133/100# | SEL1 | SEL0 | Function                               |
|-------------|------|------|----------------------------------------|
| 0           | 0    | 0    | All outputs Three-State                |
| 0           | 0    | 1    | (Reserved)                             |
| 0           | 1    | 0    | Active 100-MHz, 48-MHz<br>PLL inactive |
| 0           | 1    | 1    | Active 100-MHz, 48-MHz<br>PLL active   |
| 1           | 0    | 0    | Test Mode                              |
| 1           | 0    | 1    | (Reserved)                             |
| 1           | 1    | 0    | Active 133-MHz, 48-MHz<br>PLL inactive |
| 1           | 1    | 1    | Active 133-MHz, 48-MHz<br>PLL active   |



Pentium is a registered trademark of Intel Corporation. Direct Rambus is a trademark of Rambus, Inc.

Cypress Semiconductor Corporation • Document #: 38-07162 Rev. \*\*

3901 North First Street •

San Jose •

CA 95134 • 408-943-2600 Revised September 25, 2001



# **Pin Definitions**

| Pin Name    | Pin<br>No.                                  | Pin<br>Type | Pin Description                                                                                                                                                                                        |
|-------------|---------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU0:2      | 36, 37, 40                                  | 0           | <b>CPU Clock Outputs 0 through 2:</b> CPU clock outputs. Their output voltage swing is controlled by voltage applied to VDDQ2.                                                                         |
| PC10:9      | 7, 8, 10, 11, 12,<br>13, 15, 16, 18,<br>19  | 0           | <b>PCI Clock Outputs 0 through 9:</b> Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                  |
| CPUdiv2     | 43                                          | 0           | <i>CPU-Divide-By-2 Output:</i> This serves as a reference input signal for Direct Rambus Clock Generator (Cypress W134). The output voltage is determined by VDDQ2.                                    |
| 3V66_0:2    | 21, 22, 23                                  | 0           | <b>66-MHz Clock Outputs 0 through 2:</b> Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                               |
| IOAPIC      | 46                                          | 0           | <i>I/O APIC Clock Output:</i> Provides an output synchronous to CPU clock. See <i>Table 1</i> for their relation to other system clock outputs.                                                        |
| 48 MHz      | 27                                          | 0           | 48-MHz Output: Fixed clock output at 48 MHz.                                                                                                                                                           |
| SPREAD#     | 31                                          | I           | <b>Spread Spectrum Enable:</b> This input enables spread spectrum modulation on the PLL1 generated frequency outputs of the W161. Modulation range is $-0.5\%$ .                                       |
| PWRDWN#     | 32                                          | I           | Power Down Control                                                                                                                                                                                     |
| REF0:1      | 1, 2                                        | I           | <i>Fixed 14.318-MHz Output 0 and 1:</i> Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                |
| SEL0:1      | 29, 30                                      | I           | <i>Mode Select Input 0 through 1:</i> 3.3V LVTTL-compatible input for selecting clock output modes. As shown in <i>Table 1</i> .                                                                       |
| SEL133/100# | 25                                          | I           | <i>Frequency Selection Input:</i> 3.3V LVTTL-compatible input that selects CPU output frequency as shown in <i>Table 1</i> .                                                                           |
| X1          | 4                                           | I           | <i>Crystal Connection or External Reference Frequency Input:</i> This pin has dual functions. It can be used as an external 14.318-MHz crystal connection or as an external reference frequency input. |
| X2          | 5                                           | I           | <i>Crystal Connection:</i> An input connection for an external 14.318-MHz crystal. If using an external reference, this pin must be left unconnected.                                                  |
| VDDQ2       | 38, 41, 44, 47                              | Р           | Power Connection: Connected to 2.5V power supply.                                                                                                                                                      |
| VDDQ3       | 3, 9, 17, 24, 28,<br>34                     | Р           | <i>Power Connection:</i> Connected to 3.3V power supply.                                                                                                                                               |
| GND         | 6, 14, 20, 26,<br>33, 35, 39, 42,<br>45, 48 | G           | <i>Ground Connection:</i> Connect all ground pins to the common system ground plane.                                                                                                                   |

# **Overview**

The W161, a motherboard clock synthesizer, provides 2.5V CPU clock outputs for advanced CPU and a CPU-divide-by-2 reference frequency for Direct Rambus Clock Generator (such Cypress W134) interface. Fixed output frequencies are provided for other system functions.

# **CPU Frequency Selection**

CPU frequency is selected with input pins 25, 29, and 30 (SEL133/100#, SEL0, and SEL1, respectively). Refer to *Table 1* for details.

# **Output Buffer Configuration**

# Clock Outputs

All clock outputs are designed to drive serial terminated clock lines. The W161 outputs are CMOS-type, which provide rail-to-rail output swing.

**Crystal Oscillator** 

The W161 requires one input reference clock to synthesize all output frequencies. The reference clock can be either an externally generated clock signal or the clock generated by the internal crystal oscillator. When using an external clock signal, pin X1 is used as the clock input and pin X2 is left open.

The internal crystal oscillator is used in conjunction with a quartz crystal connected to device pins X1 and X2. This forms a parallel resonant crystal oscillator circuit. The W161 incorporates the necessary feedback resistor and crystal load capacitors. Including typical stray circuit capacitance, the total load presented to the crystal is approximately 18 pF. For optimum frequency accuracy without the addition of external capacitors, a parallel-resonant mode crystal specifying a load of 18 pF should be used. This will typically yield reference frequency accuracies within  $\pm 100$  ppm.



# **Spread Spectrum Feature**

The device generates a clock that is frequency modulated in order to increase the bandwidth that it occupies. By increasing the bandwidth of the fundamental and its harmonics, the amplitudes of the radiated electromagnetic emissions are reduced. This effect is depicted in *Figure 1*.

As shown in *Figure 1*, a harmonic of a modulated clock has a much lower amplitude than that of an unmodulated signal. The reduction in amplitude is dependent on the harmonic number and the frequency deviation or spread. The equation for the reduction is

 $dB = 6.5 + 9*\log_{10}(P) + 9*\log_{10}(F)$ 

Where P is the percentage of deviation and F is the frequency in MHz where the reduction is measured.

The output clock is modulated with a waveform depicted in *Figure 2*. This waveform, as discussed in "Spread Spectrum Clock Generation for the Reduction of Radiated Emissions" by Bush, Fessler, and Hardin produces the maximum reduction in the amplitude of radiated electromagnetic emissions. The deviation selected for this chip is -0.5% downspread. *Figure 2* details the Cypress spreading pattern. Cypress does offer options with more spread and greater EMI reduction. Contact your local Sales representative for details on these devices.



Figure 1. Typical Clock and SSFTG Comparison



**Figure 2. Typical Modulation Profile** 



# W161

# **Absolute Maximum Ratings**

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

| Parameter                         | Description                            | Rating       | Unit |
|-----------------------------------|----------------------------------------|--------------|------|
| V <sub>DD</sub> , V <sub>IN</sub> | Voltage on any pin with respect to GND | -0.5 to +7.0 | V    |
| T <sub>STG</sub>                  | Storage Temperature                    | -65 to +150  | °C   |
| T <sub>A</sub>                    | Operating Temperature                  | 0 to +70     | °C   |
| Τ <sub>B</sub>                    | Ambient Temperature under Bias         | -55 to +125  | °C   |
| ESD <sub>PROT</sub>               | Input ESD Protection                   | 2 (min.)     | kV   |

# **DC Electrical Characteristics:** $T_A = 0$ °C to +70°C, $V_{DDQ3} = 3.3V\pm5\%$ , $V_{DDQ2} = 2.5V\pm5\%$

| Parameter            | Description                                    | Test Condition                 | Min.         | Тур. | Max.                     | Unit |
|----------------------|------------------------------------------------|--------------------------------|--------------|------|--------------------------|------|
| Supply Curr          | ent                                            | -                              |              |      |                          |      |
| I <sub>DD-3.3V</sub> | Combined 3.3V Supply Current                   | CPU0:3 =133 MHz <sup>[2]</sup> |              |      | 160                      | mA   |
| I <sub>DD-2.5</sub>  | Combined 2.5V Supply Current                   | CPU0:3 =133 MHz <sup>[2]</sup> |              |      | 90                       | mA   |
| Logic Inputs         | (All referenced to $V_{DDQ3} = 3.3V$ )         |                                |              |      |                          |      |
| VIL                  | Input Low Voltage                              |                                | GND –<br>0.3 |      | 0.8                      | V    |
| V <sub>IH</sub>      | Input High Voltage                             |                                | 2.0          |      | V <sub>DD</sub> +<br>0.3 | V    |
| IIL                  | Input Low Current <sup>[3]</sup>               |                                |              |      | -25                      | μA   |
| I <sub>IH</sub>      | Input High Current <sup>[3]</sup>              |                                |              |      | 10                       | μA   |
| IIL                  | Input Low Current, SEL133/100# <sup>[3]</sup>  |                                |              |      | -5                       | μA   |
| I <sub>IH</sub>      | Input High Current, SEL133/100# <sup>[3]</sup> |                                |              |      | 5                        | μA   |
| Clock Outpu          | its                                            |                                |              |      |                          |      |
| CPU, CPUdi           | v2, IOAPIC (Referenced to V <sub>DDQ2</sub> )  | Test Condition                 | Min.         | Тур. | Max.                     | Unit |
| V <sub>OL</sub>      | Output Low Voltage                             | I <sub>OL</sub> = 1 mA         |              |      | 50                       | mV   |
| V <sub>OH</sub>      | Output High Voltage                            | $I_{OH} = -1 \text{ mA}$       | 2.2          |      |                          | V    |
| I <sub>OL</sub>      | Output Low Current                             | V <sub>OL</sub> = 1.25V        | 45           | 65   | 100                      | mA   |
| I <sub>OH</sub>      | Output High Current                            | V <sub>OH</sub> = 1.25V        | 45           | 65   | 100                      | mA   |
| 48MHz, REF           | (Referenced to V <sub>DDQ3</sub> )             | Test Condition                 | Min.         | Тур. | Max.                     | Unit |
| V <sub>OL</sub>      | Output Low Voltage                             | I <sub>OL</sub> = 1 mA         |              |      | 50                       | mV   |
| V <sub>OH</sub>      | Output High Voltage                            | I <sub>OH</sub> = -1 mA        | 3.1          |      |                          | V    |
| I <sub>OL</sub>      | Output Low Current                             | V <sub>OL</sub> = 1.5V         | 45           | 65   | 100                      | mA   |
| I <sub>OH</sub>      | Output High Current                            | V <sub>OH</sub> = 1.5V         | 45           | 65   | 100                      | mA   |
| PCI, 3V66 (R         | eferenced to V <sub>DDQ3</sub> )               | Test Condition                 | Min.         | Тур. | Max.                     | Unit |
| V <sub>OL</sub>      | Output Low Voltage                             | I <sub>OL</sub> = 1 mA         |              |      | 50                       | mV   |
| V <sub>OH</sub>      | Output High Voltage                            | $I_{OH} = -1 \text{ mA}$       | 3.1          |      |                          | V    |
| I <sub>OL</sub>      | Output Low Current                             | V <sub>OL</sub> = 1.5V         | 70           | 100  | 145                      | mA   |
| I <sub>OH</sub>      | Output High Current                            | V <sub>OH</sub> = 1.5V         | 65           | 95   | 135                      | mA   |

Notes:

2. 3.

All clock outputs loaded with 6" 60Ω transmission lines with 20-pF capacitors. W161 logic inputs have internal pull-up devices, except SEL133/100# (pull-ups not CMOS level).



# **DC Electrical Characteristics:** $T_A = 0$ °C to +70°C, $V_{DDQ3} = 3.3V \pm 5\%$ , $V_{DDQ2} = 2.5V \pm 5\%$ (continued)

| Parameter          | Description                                                  | Test Condition     | Min. | Тур. | Max. | Unit |  |  |  |
|--------------------|--------------------------------------------------------------|--------------------|------|------|------|------|--|--|--|
| Crystal Osci       | Crystal Oscillator                                           |                    |      |      |      |      |  |  |  |
| V <sub>TH</sub>    | X1 Input threshold Voltage <sup>[4]</sup>                    |                    |      | 1.65 |      | V    |  |  |  |
| C <sub>LOAD</sub>  | Load Capacitance, Imposed on External Crystal <sup>[5]</sup> |                    |      | 18   |      | pF   |  |  |  |
| C <sub>IN,X1</sub> | X1 Input Capacitance <sup>[6]</sup>                          | Pin X2 unconnected |      | 28   |      | pF   |  |  |  |
| Pin Capacita       | ince/Inductance                                              |                    | ·    |      |      |      |  |  |  |
| C <sub>IN</sub>    | Input Pin Capacitance                                        | Except X1 and X2   |      |      | 5    | pF   |  |  |  |
| C <sub>OUT</sub>   | Output Pin Capacitance                                       |                    |      |      | 6    | pF   |  |  |  |
| L <sub>IN</sub>    | Input Pin Inductance                                         |                    |      |      | 7    | nH   |  |  |  |

# 3.3V AC Electrical Characteristics

# $T_A$ = 0°C to +70°C, $V_{DDQ3}$ = 3.3V±5%, $V_{DDQ2}$ = 2.5V± 5%, $f_{XTL}$ = 14.31818 MHz Spread Spectrum function turned off

AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output.<sup>[7]</sup>

| Parameter       | Description                                           | Test Condition/Comments                                                                                                   | Min. | Тур. | Max. | Unit |
|-----------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| f               | Frequency                                             | Note 8                                                                                                                    |      | 66.6 |      | MHz  |
| t <sub>R</sub>  | Output Rise Edge Rate                                 | Measured from 0.4V to 2.4V                                                                                                | 1    |      | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                 | Measured from 2.4V to 0.4V                                                                                                | 1    |      | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                            | Measured on rising and falling edge at 1.5V                                                                               | 45   |      | 55   | %    |
| f <sub>ST</sub> | Frequency Stabilization<br>from Power-up (cold start) | Assumes full supply voltage reached within<br>1 ms from power-up. Short cycles exist prior<br>to frequency stabilization. |      |      | 3    | ms   |
| Zo              | AC Output Impedance                                   | Average value during switching transition.<br>Used for determining series termination<br>value.                           |      | 15   |      | Ω    |

### 3V66 Clock Outputs, 3V66\_0:3 (Lump Capacitance Test Load = 30 pF)

Notes:

X1 input threshold voltage (typical) is V<sub>DD</sub>/2.
The W161 contains an internal crystal load capacitor between pin X1 and ground and another between pin X2 and ground. Total load placed on crystal is 18 pF; this includes typical stray capacitance of short PCB traces to crystal.
X1 input capacitance is applicable when driving X1 with an external clock source (X2 is left unconnected).
Period, jitter, offset, and skew measured on rising edge at 1.5V.
3V66 is CPU/2 for CPU =133 MHz and (2 x CPU)/3 for CPU = 100 MHz.



# PCI Clock Outputs, PCI0:9 (Lump Capacitance Test Load = 30 pF

| Parameter       | Description                                              | Test Condition/Comments                                                                                             | Min. | Тур. | Max. | Unit |
|-----------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>P</sub>  | Period                                                   | Measured on rising edge at 1.5V <sup>[9]</sup>                                                                      | 30   |      |      | ns   |
| t <sub>H</sub>  | High Time                                                | Duration of clock cycle above 2.4V                                                                                  | 12   |      |      | ns   |
| tL              | Low Time                                                 | Duration of clock cycle below 0.4V                                                                                  | 12   |      |      | ns   |
| t <sub>R</sub>  | Output Rise Edge Rate                                    | Measured from 0.4V to 2.4V                                                                                          | 1    |      | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                    | Measured from 2.4V to 0.4V                                                                                          | 1    |      | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                               | Measured on rising and falling edge at 1.5V                                                                         | 45   |      | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                                   | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles.                      |      |      | 500  | ps   |
| t <sub>SK</sub> | Output Skew                                              | Measured on rising edge at 1.5V.                                                                                    |      |      | 500  | ps   |
| t <sub>O</sub>  | 3V66 to PCI Clock Skew                                   | Covers all 3V66/PCI outputs. Measured on rising edge at 1.5V. 3V66 leads PCI output.                                | 1.5  |      | 3    | ns   |
| f <sub>ST</sub> | Frequency Stabilization<br>from Power-up (cold<br>start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |      |      | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                      | Average value during switching transition. Used for determining series termination value.                           |      | 15   |      | Ω    |

# REF Clock Outputs, REF0:1 (Lump Capacitance Test Load = 20 pF)

| Parameter       | Description                                           | Test Condition/Comments                                                                                                   | Min. | Тур.   | Max. | Unit |
|-----------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|--------|------|------|
| f               | Frequency, Actual                                     | Frequency generated by crystal oscillator                                                                                 |      | 14.318 |      |      |
| t <sub>R</sub>  | Output Rise Edge Rate                                 | Measured from 0.4V to 2.4V                                                                                                | 0.5  |        | 2    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                 | Measured from 2.4V to 0.4V                                                                                                | 0.5  |        | 2    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                            | Measured on rising and falling edge at 1.5V                                                                               | 45   |        | 55   | %    |
| f <sub>ST</sub> | Frequency Stabilization from<br>Power-up (cold start) | Assumes full supply voltage reached within<br>1 ms from power-up. Short cycles exist prior to<br>frequency stabilization. |      |        | 3    | ms   |
| Zo              | AC Output Impedance                                   | Average value during switching transition. Used for determining series termination value.                                 |      | 25     |      | Ω    |

# 48-MHZ Clock Output (Lump Capacitance Test Load = 20 pF)

| Parameter       | Description                                           | Test Condition/Comments                                                                                                  | Min. | Тур.   | Max. | Unit |
|-----------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|--------|------|------|
| f               | Frequency, Actual                                     | Determined by PLL divider ratio (see m/n below)                                                                          |      | 48.008 |      | MHz  |
| f <sub>D</sub>  | Deviation from 48 MHz                                 | (48.008 - 48)/48                                                                                                         |      | +167   |      | ppm  |
| m/n             | PLL Ratio                                             | (14.31818 MHz x 57/17 = 48.008 MHz)                                                                                      |      | 57/17  |      |      |
| t <sub>R</sub>  | Output Rise Edge Rate                                 | Measured from 0.4V to 2.4V                                                                                               | 0.5  |        | 2    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                 | Measured from 2.4V to 0.4V                                                                                               | 0.5  |        | 2    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                            | Measured on rising and falling edge at 1.5V                                                                              | 45   |        | 55   | %    |
| f <sub>ST</sub> | Frequency Stabilization<br>from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to fre-<br>quency stabilization. |      |        | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                   | Average value during switching transition. Used for determining series termination value.                                |      | 25     |      | Ω    |
| Note:           |                                                       |                                                                                                                          |      |        |      |      |

9. PCI clock is CPU/4 for CPU = 133 MHz and CPU/3 for CPU = 100 MHz.



# 2.5V AC Electrical Characteristics

# $T_A$ = 0°C to +70°C, $V_{DDQ3}$ = 3.3V±5%, $V_{DDQ2}$ = 2.5V±5% $f_{XTL}$ = 14.31818 MHz Spread Spectrum function turned off

AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output.<sup>[10]</sup>

# CPU Clock Outputs, CPU0:2 (Lump Capacitance Test Load = 20 pF)

|                 |                                                            |                                                                                                                           | CPU = 133 MHz |      | MHz  | CPU = 100 MHz |      |      |      |
|-----------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------|------|------|---------------|------|------|------|
| Parameter       | Description                                                | Test Condition/Comments                                                                                                   | Min.          | Тур. | Max. | Min.          | Тур. | Max. | Unit |
| t <sub>P</sub>  | Period                                                     | Measured on rising edge at 1.25V                                                                                          | 7.5           |      | 7.65 | 10            |      | 10.2 | ns   |
| t <sub>H</sub>  | High Time                                                  | Duration of clock cycle above 2.0V                                                                                        | 1.87          |      |      | 3.0           |      |      | ns   |
| tL              | Low Time                                                   | Duration of clock cycle below 0.4V                                                                                        | 1.67          |      |      | 2.8           |      |      | ns   |
| t <sub>R</sub>  | Output Rise Edge Rate                                      | Measured from 0.4V to 2.0V                                                                                                | 1             |      | 4    | 1             |      | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                      | Measured from 2.0V to 0.4V                                                                                                | 1             |      | 4    | 1             |      | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                                 | Measured on rising and falling edge at 1.25V                                                                              | 45            |      | 55   | 45            |      | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                                     | Measured on rising edge at 1.25V. Max-<br>imum difference of cycle time between<br>two adjacent cycles.                   |               |      | 250  |               |      | 250  | ps   |
| t <sub>SK</sub> | Output Skew                                                | Measured on rising edge at 1.25V                                                                                          |               |      | 175  |               |      | 175  | ps   |
| f <sub>ST</sub> | Frequency Stabiliza-<br>tion from Power-up<br>(cold start) | Assumes full supply voltage reached<br>within 1 ms from power-up. Short cycles<br>exist prior to frequency stabilization. |               |      | 3    |               |      | 3    | ms   |

# CPUdiv2 Clock Outputs, CPUdiv2 (Lump Capacitance Test Load = 20 pF)

|                 |                                                            |                                                                                                                           | CPU = 133 MHz |      | CPU = 100 MHz |      |      |      |      |
|-----------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------|------|---------------|------|------|------|------|
| Parameter       | Description                                                | Test Condition/Comments                                                                                                   | Min.          | Тур. | Max.          | Min. | Тур. | Max. | Unit |
| t <sub>P</sub>  | Period                                                     | Measured on rising edge at 1.25V                                                                                          | 15            |      | 15.3          | 20   |      | 20.4 | ns   |
| t <sub>H</sub>  | High Time                                                  | Duration of clock cycle above 2.0V                                                                                        | 5.25          |      |               | 7.5  |      |      | ns   |
| tL              | Low Time                                                   | Duration of clock cycle below 0.4V                                                                                        | 5.05          |      |               | 7.3  |      |      | ns   |
| t <sub>R</sub>  | Output Rise Edge Rate                                      | Measured from 0.4V to 2.0V                                                                                                | 1             |      | 4             | 1    |      | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                      | Measured from 2.0V to 0.4V                                                                                                | 1             |      | 4             | 1    |      | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                                 | Measured on rising and falling edge at 1.25V                                                                              | 45            |      | 55            | 45   |      | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                                     | Measured on rising edge at 1.25V. Max-<br>imum difference of cycle time between<br>two adjacent cycles.                   |               |      | 250           |      |      | 250  | ps   |
| t <sub>SK</sub> | Output Skew                                                | Measured on rising edge at 1.25V                                                                                          |               |      | 175           |      |      | 175  | ps   |
| f <sub>ST</sub> | Frequency Stabiliza-<br>tion from Power-up<br>(cold start) | Assumes full supply voltage reached<br>within 1 ms from power-up. Short cycles<br>exist prior to frequency stabilization. |               |      | 3             |      |      | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                        | Average value during switching transi-<br>tion. Used for determining series termi-<br>nation value.                       |               | 20   |               |      | 20   |      | Ω    |

Note:

10. Period, Jitter, offset. and skew measured on rising edge at 1.25V.



# IOAPIC Clock Output, IOAPIC (Lump Capacitance Test Load = 20 pF)

| Parameter       | Description                                           | Test Condition/Comments                                                                                                   | Min | Тур   | Max | Unit |
|-----------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| f               | Frequency                                             | Note 11                                                                                                                   |     | 16.67 |     | MHz  |
| t <sub>R</sub>  | Output Rise Edge Rate                                 | Measured from 0.4V to 2.0V                                                                                                | 1   |       | 4   | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                 | Measured from 2.0V to 0.4V                                                                                                | 1   |       | 4   | V/ns |
| t <sub>D</sub>  | Duty Cycle                                            | Measured on rising and falling edge at 1.25V                                                                              | 45  |       | 55  | %    |
| f <sub>ST</sub> | Frequency Stabilization<br>from Power-up (cold start) | Assumes full supply voltage reached within<br>1 ms from power-up. Short cycles exist prior to<br>frequency stabilization. |     |       | 3   | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                   | Average value during switching transition. Used for determining series termination value.                                 |     | 20    |     | Ω    |

Note:

11. IOAPIC clock is CPU/8 for CPU = 133 MHz and CPU/6 for CPU = 100 MHz.

# **Ordering Information**

| Ordering Code | Package<br>Name | Package Type           |
|---------------|-----------------|------------------------|
| W161          | Н               | 48-pin SSOP (300 mils) |



# Package Diagram



L N

₩ X X n VARIATIONS

.093

5

SEE

SEE

.085

48-Pin Small Shrink Outline Package (SSOP, 300 mils)

Lead Pitch: 0.025 Body Length: 0.625 Body Height: 0.102

| I | s<br>Y         |                | соммо   | N     |    | NOTE   |          | 4        |          | 6  |
|---|----------------|----------------|---------|-------|----|--------|----------|----------|----------|----|
|   | B              | D              | IMENSIO | NS    | No | VARI-  |          | D        |          | N  |
|   | °,             | MIN.           | NOM.    | MAX.  | 'E | ATIONS | MIN.     | NOM.     | MAX.     |    |
| ĺ | Α              | 2.41           | 2.59    | 2.79  |    | AA     | 15.75    | 15.88    | 16.00    | 48 |
| ĺ | A,             | 0.20           | 0.31    | 0.41  |    | AB     | 18.29    | 18.42    | 18.54    | 56 |
| ĺ | A,             | 2.24           | 2.29    | 2.34  |    |        |          |          |          |    |
| ĺ | b              | 0.203          | 0.254   | 0.343 |    |        |          |          |          |    |
| ĺ | b <sub>1</sub> | 0.203          | 0.254   | 0.305 |    |        | THIS TAE | 3LE IN M | ILLIME I | ER |
| ĺ | С              | 0.127          | -       | 0.254 |    |        |          |          |          |    |
| ĺ | C              | 0.127          | 0.152   | 0.216 |    |        |          |          |          |    |
| ĺ | D              | SEE VARIATIONS |         |       | 4  |        |          |          |          |    |
| ĺ | E              | 7.42           | 7.52    | 7.59  |    |        |          |          |          |    |
| ĺ | е              | 0.635 BSC      |         |       |    |        |          |          |          |    |
| 1 | 11             | 40.40          | 40.04   | 40.44 |    |        |          |          |          |    |

10

6 10

.100

8

0.41

2.54

| л <b>v</b> i. | IVIAA. | E | ALIONS | WITTN.    | INOW. | IVIAA.  |     |   |
|---------------|--------|---|--------|-----------|-------|---------|-----|---|
| 9             | 2.79   |   | AA     | 15.75     | 15.88 | 16.00   | 48  |   |
| 1             | 0.41   |   | AB     | 18.29     | 18.42 | 18.54   | 56  |   |
| 9             | 2.34   |   |        |           |       |         |     |   |
| 54            | 0.343  |   |        | TU IO T I |       |         |     |   |
| 54            | 0.305  |   |        | THIS TAI  |       | ILLINEI | ERS | i |
|               | 0.254  |   |        |           |       |         |     |   |
| 52            | 0.216  |   |        |           |       |         |     |   |
| TION          | IS     | 4 |        |           |       |         |     |   |

Document #: 38-07162 Rev. \*\*

© Cypress Semiconductor Corporation, 2001. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.



| Document Title: W161 133-MHz Spread Spectrum FTG for Pentium® II Platforms<br>Document Number: 38-07162 |         |               |                    |                                               |  |  |  |
|---------------------------------------------------------------------------------------------------------|---------|---------------|--------------------|-----------------------------------------------|--|--|--|
| REV.                                                                                                    | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                         |  |  |  |
| **                                                                                                      | 110272  | 10/28/01      | SZV                | Change from Spec number: 38-00817 to 38-07162 |  |  |  |