# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# M66311P/FP

# 16-Bit LED Driver with Shift Register and Latch

REJ03F0177-0201 Rev.2.01 Mar 31, 2008

#### Description

M66311P/FP is a LED array driver having a 16 bit serial-input and parallel output shiftregister function with direct coupled reset input and output latch function.

This product guarantees the output electric current of 24 mA which is sufficient for anode common LED drive, capable of flowing 16 bits continuously at the same time.

Parallel output is open drain output.

In addition, as this product has been designed in complete CMOS, power consumption can be greatly reduced when compared with conventional BIPOLAR or Bi-CMOS products.

Furthermore, pin lay-out ensures the realization of an easy printed circuit.

#### Features

- Anode common LED drive
- High output current all parallel output  $I_{OL} = 24$  mA simultaneous lighting available
- Low power dissipation: 100  $\mu$ W/package (max)
- (V<sub>CC</sub> = 5 V, Ta = 25°C, quiescent state)
  High noise margin
  - schmitt input circuit provides responsiveness to a long line length.
- Equipped with direct-coupled reset
- Open drain output (except serial data output)
- Wide operating temperature range: Ta = -40 to  $+85^{\circ}C$
- Pin lay-out facilitates printed circuit wiring. (This lay-out facilitates cascade connection and LED connection.)

### Application

LED array drive of BUTTON TELEPHONE

LED array drive of ERASER of a PPC copier

Other various LED modules

### Logic Diagram



#### **Pin Arrangement**



### **Functional Description**

As M66311P/FP uses silicon gate CMOS process, it realizes high-speed and high-output currents sufficient for LED drive while maintaining low power consumption and allowance for high noises.

Each bit of a shiftregister consists of two flip-flops having independent clocks for shifting and latching.

As for clock input, shift clock input  $CK_S$  and latch clock input  $CK_L$  are independent from each other, shift and latch operations being made when "L" changes to "H".

Serial data input A is the data input of the first-step shift register and the signal of A shifts shifting registers one by one when a pulse is impressed to  $CK_s$ . When A is "H", the signal of "L" shifts.

When the pulse is impressed to  $CK_L$ , the contents of the shifting register at that time are stored in a latching register, and they appear in the outputs from  $\overline{Q}_A$  to  $\overline{Q}_P$ .

Outputs from  $\overline{Q}_A$  to  $\overline{Q}_P$  are open drain outputs.

To extend the number of bits, use the serial data output  $SQ_P$  which shows the output of the shifting register of the 16th bit.

If CK<sub>s</sub> and CK<sub>L</sub> are connected, the state of the shifting register with one clock delay is outputted to  $\overline{Q}_A$  to  $\overline{Q}_P$ .

When reset input  $\overline{R}$  is changed to "L",  $\overline{Q}_A$  to  $\overline{Q}_P$  and  $SQ_P$  are reset. In this case, shifting and latching registers are set.

If "H" is impressed to output enable input OE,  $\overline{Q}_A$  to  $\overline{Q}_P$  reaches the high impedance state, but SQ<sub>P</sub> does not reach the high impedance state. Furthermore, change in OE does not affect shift operation.

#### Function Table (Note)

|            |          | Input |     |     |   |    |                                   | Parallel Data Output              |                                   |                                   |                                   |                                   |                                    |                                   |                                   | Serial<br>Data                    |                                   |                                   |                                   |                                   |                                   |                                   |                             |         |
|------------|----------|-------|-----|-----|---|----|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|------------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------|---------|
| Operation  | Mode     | R     | CKs | CKL | А | ŌĒ | $\overline{Q}_{\overline{A}}$     | $\overline{Q}_{\overline{B}}$     | $\overline{Q}_{\overline{C}}$     | $\overline{Q}_{\overline{D}}$     | $\overline{Q}_{\overline{E}}$     | $\overline{Q}_{\overline{F}}$     | $\overline{Q}_{\overline{G}}$      | $\overline{Q}_{\overline{H}}$     | $\overline{Q}_{\overline{I}}$     | $\overline{Q}_{\overline{J}}$     | Q <sub>K</sub>                    | $\overline{Q}_{\overline{L}}$     | $\overline{Q}_{\overline{M}}$     | $\overline{Q}_{\overline{N}}$     | $\overline{Q}_{\overline{O}}$     | $\overline{Q}_{\overline{P}}$     | SQ <sub>P</sub>             | Remarks |
| Reset      |          | L     | Х   | Х   | Х | Х  | Z                                 | Z                                 | Z                                 | Z                                 | Z                                 | Ζ                                 | Ζ                                  | Z                                 | Z                                 | Z                                 | Z                                 | Z                                 | Z                                 | Z                                 | Z                                 | Z                                 | L                           | -       |
| Shift      | Shift t1 | н     | 1   | Х   | Н | L  | $\overline{Q}_{\overline{A}}^{0}$ | $\overline{Q}_{\overline{B}}^{0}$ | $\overline{Q}_{\overline{C}}^{0}$ | $\overline{Q}_{\overline{D}}^{0}$ | $\overline{Q}_{\overline{E}}^{0}$ | $\overline{Q}_{\overline{F}}^{0}$ | $\overline{Q}_{\overline{G}}^{-0}$ | $\overline{Q}_{\overline{H}}^{0}$ | $\overline{Q}_{\overline{I}}^{0}$ | $\overline{Q}_{\overline{J}}^{0}$ | $\overline{Q}_{\overline{K}}^{0}$ | $\overline{Q}_{\overline{L}}^{0}$ | $\overline{Q}_{\overline{M}}^{0}$ | $\overline{Q}_{\overline{N}}^{0}$ | $\overline{Q}_{\overline{O}}^{0}$ | $\overline{Q}_{\overline{P}}^{0}$ | q <sub>0</sub> <sup>0</sup> | Output  |
| latch      | Latch t2 | н     | Х   | 1   | Х | L  | L                                 | q <sub>A</sub> <sup>0</sup>       | q <sub>B</sub> <sup>0</sup>       | q <sub>c</sub> <sup>0</sup>       | q <sub>D</sub> <sup>0</sup>       | q <sub>E</sub> <sup>0</sup>       | 9 <sub>F</sub> 0                   | q <sub>G</sub> <sup>0</sup>       | q <sub>H</sub> <sup>0</sup>       | q <sub>l</sub> <sup>0</sup>       | q_ <sup>0</sup>                   | q <sub>K</sub> <sup>0</sup>       | $q_L^0$                           | q <sub>M</sub> <sup>0</sup>       | q <sub>N</sub> <sup>0</sup>       | q <sub>o</sub> <sup>0</sup>       | q <sub>0</sub> <sup>0</sup> | "H"     |
| operation  | Shift t1 | н     | 1   | Х   | L | L  | $\overline{Q}_{\overline{A}}^{0}$ | $\overline{Q}_{\overline{B}}^{0}$ | $\overline{Q}_{\overline{C}}^{0}$ | $\overline{Q}_{\overline{D}}^{0}$ | $\overline{Q}_{\overline{E}}^{0}$ |                                   | $\overline{Q}_{\overline{G}}^{0}$  | $\overline{Q}_{\overline{H}}^{0}$ | $\overline{Q}_{\overline{I}}^{0}$ | $\overline{Q}_{\overline{J}}^{0}$ | $\overline{Q}_{\overline{K}}^{0}$ | $\overline{Q}_{\overline{L}}^{0}$ | $\overline{Q}_{\overline{M}}^{0}$ | $\overline{Q}_{\overline{N}}^{0}$ | $\overline{Q}_{\overline{O}}^{0}$ | $\overline{Q}_{\overline{P}}^{0}$ | q <sub>0</sub> <sup>0</sup> | Output  |
|            | Latch t2 | н     | Х   | 1   | Х | L  | Z                                 | q <sub>A</sub> <sup>0</sup>       | q <sub>B</sub> <sup>0</sup>       | 9c <sup>0</sup>                   | q <sub>D</sub> <sup>0</sup>       | q <sub>E</sub> <sup>0</sup>       | q <sub>F</sub> <sup>0</sup>        | $q_G^0$                           | q <sub>H</sub> <sup>0</sup>       | q <sub>l</sub> <sup>0</sup>       | q_0                               | q <sub>K</sub> <sup>0</sup>       | $q_L^0$                           | q <sub>M</sub> <sup>0</sup>       | q <sub>N</sub> <sup>0</sup>       | q <sub>0</sub> <sup>0</sup>       | q <sub>0</sub> <sup>0</sup> | "L"     |
| Output dis | able     | Х     | Х   | Х   | Х | Н  | Z                                 | Z                                 | Z                                 | Ζ                                 | Z                                 | Z                                 | Z                                  | Z                                 | Z                                 | Z                                 | Z                                 | Z                                 | Z                                 | Z                                 | Z                                 | Z                                 | q <sub>₽</sub>              | -       |

Note 1: Change from low-level to high-level

 $\overline{\mathbf{Q}}^{0}$ : Output state  $\overline{\mathbf{Q}}$  before  $\mathsf{CK}_{\mathsf{L}}$  changed

X: Irrelevant

- q<sup>0</sup>: Contents of shift register before CK<sub>S</sub> changed
- q: Contents of shift register
- t1, t2: t2 is set after t1 is set
- Z: High impedance

# **Absolute Maximum Ratings**

| $(Ta = -40 \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise note})$ |                                      |                 |                          |                       |                  |  |  |  |  |
|-----------------------------------------------------------------------------|--------------------------------------|-----------------|--------------------------|-----------------------|------------------|--|--|--|--|
| ltem                                                                        |                                      | Symbol          | Ratings                  | Unit                  | Conditions       |  |  |  |  |
| Supply voltage                                                              |                                      | V <sub>CC</sub> | -0.5 to +7.0             | V                     |                  |  |  |  |  |
| Input voltage                                                               |                                      | VI              | $-0.5$ to $V_{CC} + 0.5$ | V                     |                  |  |  |  |  |
| Output voltage                                                              |                                      | Vo              | $-0.5$ to $V_{CC} + 0.5$ | V                     |                  |  |  |  |  |
| Input protection diode current                                              |                                      | l <sub>iK</sub> | -20                      | mA                    | $V_{I} < 0 V$    |  |  |  |  |
|                                                                             |                                      |                 | 20                       |                       | $V_{I} > V_{CC}$ |  |  |  |  |
| Output parasitic diode current                                              | I <sub>OK</sub>                      | -20             | mA                       | $V_{O} < 0 V$         |                  |  |  |  |  |
|                                                                             |                                      |                 | 20                       |                       | $V_{O} > V_{CC}$ |  |  |  |  |
| Output current per output pin                                               | $\overline{Q}_A$ to $\overline{Q}_P$ | lo              | 50                       | mA                    |                  |  |  |  |  |
|                                                                             | SQP                                  |                 | ±25                      |                       |                  |  |  |  |  |
| Supply/GND current                                                          | Icc                                  | -20, +410       | mA                       | V <sub>CC</sub> , GND |                  |  |  |  |  |
| Power dissipation                                                           |                                      | Pd              | 500                      | mW                    | (Note)           |  |  |  |  |
| Storage temperature range                                                   |                                      | Tstg            | -65 to +150              | °C                    |                  |  |  |  |  |

Note: M66311FP; Ta = -40 to  $+70^{\circ}C$ , Ta = 70 to  $85^{\circ}C$  are derated at -6 mW/°C.

-ot annound

### **Recommended Operating Conditions**

|                             |                 |     | (14 .0.00.00 |                 | 10180 1181040) |
|-----------------------------|-----------------|-----|--------------|-----------------|----------------|
|                             |                 |     |              |                 |                |
| Item                        | Symbol          | Min | Тур          | Max             | Unit           |
| Supply voltage              | V <sub>CC</sub> | 4.5 | 5            | 5.5             | V              |
| Input voltage               | VI              | 0   | —            | V <sub>CC</sub> | V              |
| Output voltage              | Vo              | 0   | —            | V <sub>CC</sub> | V              |
| Operating temperature range | Topr            | -40 | _            | +85             | °C             |

 $(Ta = -40 \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted})$ 

# **Electrical Characteristics**

| $(V_{CC} = 4.5 \text{ to } 5.5 \text{V}, \text{ unless otherwise noted})$ |                 |                      |     |                      |                      |                      |      |                                                                   |                                             |  |  |
|---------------------------------------------------------------------------|-----------------|----------------------|-----|----------------------|----------------------|----------------------|------|-------------------------------------------------------------------|---------------------------------------------|--|--|
|                                                                           |                 | Limits               |     |                      |                      |                      |      |                                                                   |                                             |  |  |
|                                                                           | mb              | Ta = 25°C            |     |                      | Ta = –40             | to +85°C             |      |                                                                   |                                             |  |  |
| ltem                                                                      | ol              | Min                  | Тур | Max                  | Min                  | Max                  | Unit | Con                                                               | ditions                                     |  |  |
| Positive-going<br>threshold<br>voltage                                    | $V_{T_{+}}$     | 0.35×V <sub>CC</sub> |     | 0.7×V <sub>CC</sub>  | 0.35×V <sub>CC</sub> | 0.7×V <sub>CC</sub>  | V    | $V_0 = 0.1 V, V_{CC} - 0.1 V$<br>$ I_0  = 20 \mu A$               |                                             |  |  |
| Negative-going<br>threshold<br>voltage                                    | V <sub>T-</sub> | 0.2×V <sub>CC</sub>  | _   | 0.55×V <sub>CC</sub> | 0.2×V <sub>CC</sub>  | 0.55×V <sub>CC</sub> | V    | $V_{O} = 0.1 \text{ V}, \text{ V}_{C}$ $ I_{O}  = 20 \mu\text{A}$ | <sub>C</sub> –0.1 V                         |  |  |
| Low-level                                                                 | $V_{\text{OL}}$ |                      |     | 0.1                  |                      | 0.1                  | V    | $V_I=V_{T_+},\ V_{T-}$                                            | $I_{OL}=20~\mu A$                           |  |  |
| output voltage                                                            |                 | —                    |     | 0.44                 |                      | 0.53                 |      | $V_{CC} = 4.5 \ V$                                                | $I_{OL} = 24 \text{ mA}$                    |  |  |
| Q <sub>A</sub> to Q <sub>P</sub>                                          |                 |                      |     | 0.73                 |                      | 0.94                 |      |                                                                   | $\underset{(Note)}{I_{OL}} = 40 \text{ mA}$ |  |  |
| High-level                                                                | V <sub>OH</sub> | V <sub>cc</sub> -0.1 | _   | _                    | V <sub>CC</sub> -0.1 |                      | V    | $V_I = V_{T_+}, V_{T}$                                            | И <sub>ОН</sub> = −20 μА                    |  |  |
| output voltage<br>SQ <sub>P</sub>                                         |                 | 3.83                 |     |                      | 3.66                 |                      | 4    | $V_{CC} = 4.5 V$                                                  | $I_{OH} = -4 \text{ mA}$                    |  |  |
| Low-level                                                                 | $V_{\text{OL}}$ |                      | _   | 0.1                  |                      | 0.1                  | V    | $V_I = V_{T_+}, \ V_{T}$                                          | $I_{OL}=20~\mu A$                           |  |  |
| output voltage<br>SQ <sub>P</sub>                                         |                 |                      |     | 0.44                 |                      | 0.53                 | .0   | $V_{CC} = 4.5 V$                                                  | $I_{OL} = 4 \text{ mA}$                     |  |  |
| High-level input<br>current                                               | l <sub>iH</sub> | _                    | _   | 0.5                  | _                    | 5.0                  | μA   | $V_I = V_{CC}, V_{CC} =$                                          | = 5.5 V                                     |  |  |
| Low-level input<br>current                                                | I⊫              |                      |     | -0.5                 |                      | -5.0                 | μA   | $V_I = GND, V_{CC}$                                               | = 5.5 V                                     |  |  |
| Maximum                                                                   | lo              |                      | _   | 1.0                  | -                    | 10.0                 | μΑ   | $V_I=V_{T_+},\ V_{T-}$                                            | $V_{O} = V_{CC}$                            |  |  |
| output leakage current $\overline{Q}_A$ to $\overline{Q}_P$               |                 |                      |     | -1.0                 | Ŕ                    | -10.0                |      | $V_{CC} = 5.5 V$                                                  | $V_{O} = GND$                               |  |  |
| Quiescent<br>supply current                                               | Icc             | _                    |     | 20.0                 | -                    | 200.0                | μA   | $V_{I} = V_{CC}, GND$                                             | , V <sub>CC</sub> = 5.5 V                   |  |  |

Note: M66311 is used under the condition of an output current  $I_{OL} = 40$  mA, the number of simultaneous drive outputs is restricted as shown in the Duty Cycle-I<sub>OL</sub> of Standard characteristics.

.01 a

# **Switching Characteristics**

|                                                      |                  |     |           |        |              |          |          | $(V_{CC} = 5 V)$                       |
|------------------------------------------------------|------------------|-----|-----------|--------|--------------|----------|----------|----------------------------------------|
|                                                      |                  |     |           | Limits |              |          |          |                                        |
|                                                      |                  |     | Ta = 25°C |        | Ta = -40     | to +85°C |          |                                        |
| Item                                                 | Symbol           | Min | Тур       | Max    | Min          | Max      | Unit     | Conditions                             |
| Maximum clock frequency                              | f <sub>max</sub> | 5   |           |        | 4            |          | MHz      | $C_{\text{L}}=50 \text{ pF}$           |
| Low-level to high-level and                          | t <sub>PLH</sub> |     |           | 100    |              | 130      | ns       | $R_L = 1 k\Omega$                      |
| high-level to low-level                              | t <sub>PHL</sub> | _   | -         | 100    | _            | 130      | ns       | (Note 2)                               |
| output propagation time                              |                  |     |           |        |              |          |          |                                        |
| (CK <sub>S</sub> -SQ <sub>P</sub> )                  |                  |     |           |        |              |          |          |                                        |
| High-level to low-level                              | t <sub>PHL</sub> | —   | —         | 100    | —            | 130      | ns       |                                        |
| output propagation time (R-                          |                  |     |           |        |              |          |          |                                        |
| SQ <sub>P</sub> )                                    |                  |     |           |        |              |          |          |                                        |
| Low-level to high-level                              | t <sub>PLZ</sub> | —   | —         | 150    | —            | 200      | ns       |                                        |
| output propagation time ( $\overline{R}$ -           |                  |     |           |        |              |          | <b>1</b> |                                        |
| Q <sub>A</sub> to Q <sub>P</sub> )                   |                  |     |           |        |              |          |          |                                        |
| Low-level to high-level and                          | t <sub>PZL</sub> | —   | _         | 100    | —            | 130      | ns       |                                        |
| high-level to low-level                              | t <sub>PLZ</sub> | —   | —         | 150    | —            | 200      | ns       |                                        |
| output propagation time                              |                  |     |           |        |              |          |          |                                        |
| (CK <sub>L</sub> -Q <sub>A</sub> to Q <sub>P</sub> ) |                  |     |           |        |              | J.       |          |                                        |
| Output enable time to low-                           | t <sub>PZL</sub> | _   | —         | 100    |              | 130      | ns       |                                        |
| level and high-level (OE–Q <sub>A</sub>              | t <sub>PLZ</sub> | —   | —         | 150    |              | 200      | ns       |                                        |
| to Q <sub>P</sub> )                                  |                  |     |           |        | $\mathbf{O}$ | *        |          |                                        |
| Input Capacitance                                    | CI               |     |           | 10 🔪   |              | 10       | pF       |                                        |
| Output Capacitance                                   | Co               | _   | _         | 15     | —            | 15       | pF       | $\overline{\text{OE}} = V_{\text{CC}}$ |
| Power dissipation                                    | CPD              | —   | 5         |        | _            | —        | pF       |                                        |
| Capacitance (Note 1)                                 |                  |     |           | 0      |              |          |          |                                        |

Note: 1. C<sub>PD</sub> is the internal capacitance of the IC calculated from operation supply current under no-load conditions. (per latch)

The power dissipated during operation under no-load conditions is calculated using the following formula:  $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_I + I_{CC} \bullet V_{CC}$ 

# **Timing Requirements**

|                                                                                  |                  | $(V_{CC} = 5 V)$ |     |     |          |          |      |            |
|----------------------------------------------------------------------------------|------------------|------------------|-----|-----|----------|----------|------|------------|
|                                                                                  | 5                | Limits           |     |     |          |          |      |            |
|                                                                                  |                  | Ta = 25°C        |     |     | Ta = -40 | to +85°C |      |            |
| Item                                                                             | Symbol           | Min              | Тур | Max | Min      | Max      | Unit | Conditions |
| $CK_S$ , $CK_L$ , $\overline{R}$ pulse width                                     | tw               | 100              |     | _   | 130      |          | ns   | (Note 2)   |
| A setup time with respect to $CK_S$                                              | t <sub>su</sub>  | 100              |     | _   | 130      | _        | ns   |            |
| $CK_S$ setup time with respect to $CK_L$                                         | t <sub>su</sub>  | 100              |     |     | 130      |          | ns   |            |
| A hold time with respect to $CK_S$                                               | t <sub>h</sub>   | 10               |     |     | 15       |          | ns   |            |
| $\overline{R}$ , recovery time with respect to CK <sub>S</sub> , CK <sub>L</sub> | t <sub>rec</sub> | 50               | _   |     | 70       |          | ns   |            |

Note: 2. Test Circuit



- (1) The pulse generator (PG) has the following characteristics (10% to 90%): tr = 6 ns, tf = 6 ns
- (2) The capacitance  $C_L$  includes stray wiring capacitance and the probe input capacitance.

#### **Typical Characteristics**



-01-3

### **Timing Chart**



### **Package Dimensions**



#### Plastic 24pin 300mil SOP



RENESAS

### RenesasTechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Benesas lechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
  Pines
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information in this document.
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for the isocan ent.
  The product date. diagrams, charts, programs, algorithms, and application circuit examples.
  You tool unot use the products or the technology described in this document (or the purpose of military applications, such as the development of weapons of mass and regulations, and procedures required by such laws and regulations.
  Ali Information included in this document, included in this document, but Renesas as an entities in the date the date the document is such. Such as the diversity of the such as product date, diagrams, charts, programs, algorithms, and application careful atterintion included in the document such as product date, diagrams, charts, programs, algorithms, and application is addinical and different information included in this document.
  Renesas has used reasonable care in compling the information included in this document.
  When using or cherwise relying on the information included in this document.
  When using or cherwise relying on the information included in this document.
  When using or cherwise relying on the information included in the document.
  When using or cherwise relying on the information included in the document.
  When using or cherwise relying on the information included in the document.
  When using or cherwise relying on the information included in this document.
  When using or cherwise relying on the information included



#### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

#### Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510