# 4-Bit Decade Counter With Mode Control ELECTRICALLY TESTED PER: MIL-M-38510/31513 The 54LS190 is an asynchronous UP/DOWN BCD Decade (8421) Counter and the 54LS191 is a synchronous UP/DOWN Modulo-16 Binary Counter. State changes of the counters are synchronous with the LOW-to-HIGH transition of the Clock Pulse input. An asynchronous Parallel Load $(\overline{PL})$ input overrides counting and loads the data present on the $P_n$ inputs into the flip-flops, which makes it possible to use the circuits as programmable counters. A Count Enable $(\overline{CE})$ input serves as the carry/borrow input in multi-stage counters. An Up/Down Count Control $(\overline{U/D})$ input determines whether a circuit counts up or down. A Terminal Count (TC) output and a Ripple Clock $(\overline{RC})$ output provide overflow/underflow indication and make possible a variety of methods for generating carry/borrow signals in multi-stage counter applications. - · Low Power . . . 90 mW Typical Dissipation - High-Speed . . . 25 MHz Typical Count Frequency - · Synchronous Counting - · Asynchronous Parallel Load - · Individual Preset Inputs - · Count Enable and Up/Down Control Inputs - Cascadable - · Input Clamp Diodes Limit High-Speed Termination Effects #### LOGIC DIAGRAM # Military 54LS190 #### **AVAILABLE AS:** 1) JAN: JM38510/31513BXA 2) SMD: 7603501 3) 883: 54LS190/BXAJC X = CASE OUTLINE AS FOLLOWS: PACKAGE: CERDIP: E CERFLAT: F LCC: 2 THE LETTER "M" APPEARS BEFORE THE / ON LCC. | PIN ASSIGNMENTS | | | | | | | | | | |--------------------|---------------|-----------------|----------------|----------------------|--|--|--|--|--| | FUNCT. | DIL<br>620-09 | FLATS<br>650-05 | LCC<br>756A-02 | BURN-IN<br>(COND. A) | | | | | | | P <sub>1</sub> | 1 | 1 | 2 | v <sub>cc</sub> | | | | | | | Q <sub>1</sub> | 2 | 2 | 3 | VCC | | | | | | | $Q_0$ | 3 | 3 | 4 | VCC | | | | | | | CE | 4 | 4 | 5 | VCC | | | | | | | Ū/D | 5 | 5 | 7 | VCC | | | | | | | $Q_2$ | 6 | 6 | 8 | VCC | | | | | | | $Q_3$ | 7 | 7 | 9 | VCC | | | | | | | GND | 8 | 8 | 10 | GND | | | | | | | P <sub>3</sub> | 9 | 9 | 12 | VCC | | | | | | | P <sub>2</sub> | 10 | 10 | 13 | VCC | | | | | | | PL | 11 | 11 | 14 | GND | | | | | | | TC | 12 | 12 | 15 | OPEN | | | | | | | AC | 13 | 13 | 17 | VCC | | | | | | | CP | 14 | 14 | 18 | GND | | | | | | | P <sub>0</sub> | 15 | 15 | 19 | Vcc | | | | | | | VCC . | 16 | 16 | 20 | VCC | | | | | | | BUDNIN CONDITIONS: | | | | | | | | | | BURN-IN CONDITIONS: VCC = 5.0 V MIN/6.0 V MAX | MODE SELECT TABLE | | | | | | | | | | |-------------------|-----|-----|------|------------------|--|--|--|--|--| | | lnp | uts | Mode | | | | | | | | PL | CE | Ū/D | СР | Mode | | | | | | | Н | L | L | ۲ | Count Up | | | | | | | н | L | н | | Count Down | | | | | | | L | Х | × | × | Preset (Asyn.) | | | | | | | Н | Н | Х | Х | No Change (Hold) | | | | | | - L = LOW Voltage Level H = HIGH Voltage Level - X = Don't Care - T-= LOW Pulse #### 54L\$190 #### **FUNCTIONAL DESCRIPTION** The 'LS190 is a synchronous Up/Down BCD Decade Counter and the 'LS191 is a synchronous Up/Down 4-Bit Binary Counter. The operating modes of the 'LS190 decade counter and the 'LS191 binary counter are identical, with the only difference being the count sequences as noted in the state diagrams. Each circuit contains four master/slave flip-flops, with internal gating and steering logic to provide individual preset, count-up and count-down operations. Each circuit has an asynchronous parallel load capability permitting the counter to be preset to any desired number. When the Parallel Load $(\overline{PL})$ input is LOW, information present on the Parallel Data inputs $(P_0-P_3)$ is loaded into the counter and appears on the Q outputs. This operation overrides the counting functions, as indicated in the Mode Select Table. A HIGH signal on the $\overline{CE}$ input inhibits counting. When $\overline{CE}$ is LOW, internal state changes are initiated synchronously by the LOW-to-HIGH transition of the clock input. The direction of counting is determined by the $\overline{U/D}$ input signal, as indicated in the Mode Select Table. When counting is to be enabled, the $\overline{CE}$ signal can be made LOW when the clock is in either state. However, when counting is to be inhibited, the LOW-to-HIGH $\overline{CE}$ transition must occur only while the clock is HIGH. Similarly, the U/D signal should only be changed when either $\overline{CE}$ or the clock is HIGH. Two types of outputs are provided as overflow/underflow indicators. The Terminal Count (TC) output is normally LOW and goes HIGH when a circuit reaches zero in the count-down mode or reaches maximum (9 for the 'LS190, 15 for the 'LS191) in the count-up mode. The TC output will then remain HIGH until a state change occurs, whether by counting or presetting or until $\overline{U}/D$ is changed. The TC output should not be used as a clock signal because it is subject to decoding spikes. The TC signal is also used internally to enable the Ripple Clock (RC) output. The RC output is normally HIGH. When CE is LOW and TC is HIGH, the RC output will go LOW when the clock next goes LOW and will stay LOW until the clock goes HIGH again. This feature simplifies the design of multi-stage counters, as indicated in Figures a and b. In Figure a, each RC output is used as the clock input for the next higher stage. This configuration is particularly advantageous when the clock source has a limited drive capability, since it drives only the first stage. To prevent counting in all stages it is only necessary to inhibit the first stage, since a HIGH signal on CE inhibits the RC output pulse, as indicated in the RC Truth Table. A disadvantage of this configuration, in some applications, is the timing skew between state changes in the first and last stages. This represents the cumulative delay of the clock as it ripples through the preceding stages. A method of causing state changes to occur simultaneously in all stages is shown in Figure b. All clock inputs are driven in parallel and the $\overline{RC}$ outputs propagate the carry/borrow signals in ripple fashion. In this configuration the LOW state duration of the clock must be long enough to allow the negative-going edge of the carry/borrow signal to ripple through to the last stage before the clock goes HIGH. There is no such restriction on the HIGH state duration of the clock, since the $\overline{RC}$ output of any package goes HIGH shortly after its CP input goes HIGH. The configuration shown in Figure c avoids ripple delays and their associated restrictions. The $\overline{CE}$ input signal for a given stage is formed by combining the TC signals from all the proceding stages. Note that in order to inhibit counting an enable signal must be included in each carry gate. The simple inhibit scheme of Figures a and b doesn't apply, because the TC output of a given stage is not affected by its own $\overline{CE}$ . | | Pin<br>Names | <b>Loading</b><br>(Note a) | | | | |----------------|--------------------------------------------------|----------------------------|-------------|--|--| | | | HIGH | LOW | | | | ĈΕ | Count Enable<br>(Active LOW) Input | 1.5 U.L. | 0.7 U.L. | | | | СР | Clock Pulse (Active<br>HIGH going edge)<br>Input | 0.5 U.L. | 0.25 U.L. | | | | Ū/D | Up/Down Count<br>Control Input | 0.5 U.L. | 0.25 U.L. | | | | ΡĹ | Parallel Load<br>Control (Active<br>LOW) Input | 0.5 U.L. | 0.25 U.L. | | | | Pn | Parallel Data Inputs | 0.5 U.L. | 0.25 U.L. | | | | Q <sub>n</sub> | Flip-Flop Outputs<br>(Note b) | 10 U.L. | 5(2.5) U.L. | | | | RC | Ripple Clock<br>Output (Note b) | 10 U.L. | 5(2.5) U.L. | | | | тс | Terminal Count<br>Output (Note b) | 10 U.L. | 5(2.5) U.L. | | | | NO | T | E | 0 | |----|---|---|---| | NU | | ᆮ | 3 | a. One TTL Unit Load (U.L.) = 40 μA HIGH/ 1.6 mA LOW. \*TC is generated internally The Output LOW drive factor is 2.5 U.L. for Military (54) Temperature Ranges. Figure a. n-Stage Counter Using Ripple Clock Figure b. Synchronous n-Stage Counter Using Carry/Borrow Figure c. Synchronous n-Stage Counter with Parallel Gated Carry/Borrow #### PARALLEL LOADED VOLTAGE WAVEFORMS #### NOTES: - 1. The pulse generator has the following characteristics: $V_{Qen}=3.0 \text{ V, PRR} \leq 1.0 \text{ MHz, } t_f \leq 15 \text{ ns, } t_f \leq 6.0 \text{ ns,}$ between 0.7 V and 2.7 V, $t_p=0.5 \text{ } \mu s$ and $Z_{OUT} \approx 50 \text{ } \Omega.$ - 2. All diodes are 1N3064 or equivalent. - 3. $C_L$ = 50 pF $\pm$ 10%, including scope probe, wiring, and stray capacitance without package in test fixture. - 4. Voltage values are with respect to ground terminal. - 5. $R_1 = 2.0 \text{ k}\Omega \pm 5.0\%$ . - 6. $f_{MAX}$ · $t_r = t_f \le 6.0 \text{ ns.}$ - Terminal conditions (pins not designated may be high ≥ 2.0 V, low ≤ 0.7 V, or open). #### **AC TEST CIRCUIT** ### SERIAL LOADED VOLTAGE WAVEFORMS (COUNT UP MODE) **REFERENCE NOTES ON PAGE 5-252** | Symbol Parameter | | Limits | | | | | | Unit | Test Condition<br>(Unless Otherwise Specified) | | | |------------------|---------------------------------|--------|----------------------|--------|-----------------------|--------|----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------|--|----------------------------------------------------------------------------------------------------------| | | | + 25 | + 25°C<br>Subgroup 1 | | + 125°C<br>Subgroup 2 | | - 55°C<br>Subgroup 3 | | - | | | | | Static<br>Parameters: | Subgr | | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | v <sub>он</sub> | Logical "1"<br>Output Voltage | 2.5 | | 2.5 | | 2.5 | | ٧ | $V_{CC}$ = 4.5 V, $I_{OH}$ = - 0.4 mA, $V_{IH}$ = 2.0 V, $V_{IN}$ = 0.7 V, other inputs are open. | | | | VOL | Logical "0"<br>Output Voltage | | 0.4 | | 0.4 | | 0.4 | ٧ | $V_{CC} = 4.5 \text{ V}$ , $I_{OL} = 4.0 \text{ mA}$ , $V_{IL} = 0.7 \text{ V}$ , $V_{IN} = 2.0 \text{ V}$ , other inputs are open. | | | | v <sub>IC</sub> | Input Clamping<br>Voltage | | - 1.5 | | | | | v | $V_{CC} = 4.5 \text{ V}$ , $I_{IN} = -18 \text{ mA}$ , other inputs are open. | | | | IH(ČE) | Logical "1"<br>Input Current | | 60 | | 60 | | 60 | μА | V <sub>CC</sub> = 5.5 V, V <sub>IH</sub> = 2.7 V, other inputs are open. | | | | Iнн(ŒE) | Logical "1"<br>Input Current | | 300 | | 300 | _ | 300 | μА | V <sub>CC</sub> = 5.5 V, V <sub>IHH</sub> = 5.5 V, other inputs are open. | | | | ΊΗ | Logical "1"<br>Input Current | | 20 | | 20 | | 20 | μА | V <sub>CC</sub> = 5.5 V, V <sub>IH</sub> = 2.7 V,<br>other inputs are open,<br>PL = 5.5 V or 2.7 V. | | | | Iнн | Logical "1"<br>Input Current | | 100 | | 100 | | 100 | μА | $V_{CC}$ = 5.5 V, $V_{IHH}$ = 5.5 V, other inputs are open, $\overline{PL}$ = 5.5 V. | | | | IIL(ČE) | Logical "0"<br>Input Current | - 0.36 | - 1.08 | - 0.36 | 1.08 | - 0.36 | 1.08 | mA | $V_{CC}$ = 5.5 V, $V_{IL}$ = 0.4 V ( $\overline{CE}$ ), other input ( $\overline{U}/D$ ) = 5.5 V. | | | | lı. | Logical "0"<br>Input Current | - 120 | - 360 | - 120 | - 360 | 120 | - 360 | μА | $V_{CC} = 5.5 \text{ V}, V_{ L} = 0.4 \text{ V},$ other inputs are open, $\overline{PL} = \text{GND}$ or open. | | | | los | Output Short<br>Circuit Current | - 15 | - 100 | 15 | - 100 | - 15 | 100 | mA | V <sub>CC</sub> = 5.5 V, V <sub>IN</sub> ≈ 5.5 V,<br>other inputs are open,<br>PL = GND, V <sub>OUT</sub> = GND. | | | | lcc | Power Supply<br>Current Off | | 35 | | 35 | | 35 | mA | V <sub>CC</sub> = 5.5 V, V <sub>IN</sub> = GND (all inputs). | | | | VIH | Logical "1"<br>Input Voltage | 2.0 | | 2.0 | | 2.0 | | v | V <sub>CC</sub> = 4.5 V. | | | | VIL | Logical "0"<br>Input Voltage | | 0.7 | | 0.7 | | 0.7 | v | V <sub>CC</sub> = 4.5 V. | | | | | Functional Tests | Subgr | oup 7 | Subgr | oup 8A | Subgro | Subgroup 8B | | Subgroup 8B | | per Truth Table with V <sub>CC</sub> = 4.5 V,<br>V <sub>INL</sub> = 0.4 V, and V <sub>INH</sub> = 2.5 V. | # 54LS190 | Symbol Parameter | | Limits | | | | | | Unit | Test Condition<br>(Unless Otherwise Specified) | |------------------------------------------|---------------------------------------------------------|----------------------|----------|------------------------|----------|-----------------------|----------|------|-----------------------------------------------------------------------------------------------------------------------------| | | | + 25°C<br>Subgroup 9 | | + 125°C<br>Subgroup 10 | | - 55°C<br>Subgroup 11 | | - | | | | Switching<br>Parameters: | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | 1 | | | tPHL10<br>tPHL10 | Propagation Delay<br>/Data-Output<br>PL to Q Outputs | 3.0 | 55<br>50 | 3.0 | 77<br>72 | 3.0 | 77<br>72 | ns | $V_{CC} = 5.0 \text{ V}, C_L = 50 \text{ pF}, R_L = 2.0 \text{ k}\Omega$<br>$V_{CC} = 5.0 \text{ V}, C_L = 15 \text{ pF}.$ | | tPLH8<br>tPLH8 | Propagation Delay<br>/Data-Output<br>PL to Q Outputs | 3.0 | 38<br>33 | 3.0 | 53<br>48 | 3.0 | 53<br>48 | ns | $V_{CC} = 5.0 \text{ V}, C_L = 50 \text{ pF}, R_L = 2.0 \text{ k}\Omega.$<br>$V_{CC} = 5.0 \text{ V}, C_L = 15 \text{ pF}.$ | | <sup>t</sup> PHL14<br>tPHL14 | Propagation Delay<br>/Data-Output<br>Clock to Q Outputs | 3.0 | 41<br>36 | 3.0 | 57<br>52 | 3.0 | 57<br>52 | ns | $V_{CC} = 5.0 \text{ V}, C_L = 50 \text{ pF}, R_L = 2.0 \text{ k}\Omega.$<br>$V_{CC} = 5.0 \text{ V}, C_L = 15 \text{ pF}.$ | | <sup>t</sup> PLH11<br><sup>t</sup> PLH11 | Propagation Delay<br>/Data-Output<br>Clock to Q Outputs | 3.0 | 29<br>24 | 3.0 | 41<br>36 | 3.0 | 41<br>36 | ns | $V_{CC} = 5.0 \text{ V}, C_L = 50 \text{ pF}, R_L = 2.0 \text{ k}\Omega.$<br>$V_{CC} = 5.0 \text{ V}, C_L = 15 \text{ pF}.$ | | <sup>t</sup> PHL15<br><sup>t</sup> PHL15 | Propagation Delay<br>/Data-Output<br>Clock to TC | 3.0 | 57<br>52 | 3.0 | 80<br>75 | 3.0 | 80<br>75 | ns | $V_{CC} = 5.0 \text{ V}, C_L = 50 \text{ pF}, R_L = 2.0 \text{ k}\Omega.$<br>$V_{CC} = 5.0 \text{ V}, C_L = 15 \text{ pF}.$ | | <sup>t</sup> PHL12<br><sup>t</sup> PHL12 | Propagation Delay<br>/Data-Output<br>Clock to TC | 3.0 | 47<br>42 | 3.0 | 66<br>61 | 3.0 | 66<br>61 | ns | $V_{CC} = 5.0 \text{ V}, C_L = 50 \text{ pF}, R_L = 2.0 \text{ k}\Omega$<br>$V_{CC} = 5.0 \text{ V}, C_L = 15 \text{ pF}.$ | | fMAX<br>fMAX | Maximum Clock<br>Frequency | 18<br>20 | | 18 | | 18<br>— | | MHz | $V_{CC} = 5.0 \text{ V}, C_L = 50 \text{ pF}, R_L = 2.0 \text{ k}\Omega.$ $V_{CC} = 5.0 \text{ V}, C_L = 15 \text{ pF}.$ | # NOTE: <sup>1.</sup> The limit specified for C<sub>L</sub> = 15 pF are guaranteed but not tested.