# Rochester Electronics Manufactured Components Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM. Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceed the OCM data sheet. ## **Quality Overview** - ISO-9001 - AS9120 certification - Qualified Manufacturers List (QML) MIL-PRF-35835 - Class Q Military - Class V Space Level - Qualified Suppliers List of Distributors (QSLD) - Rochester is a critical supplier to DLA and meets all industry and DLA standards. Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers. The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. # Am27S02/27S03 64-Bit Inverting-Output Bipolar RAM #### DISTINCTIVE CHARACTERISTICS - Fully decoded 16 word x 4-bit low-power Schottky **RAMS** - Ultra-Fast "A" Version: Address access time 25ns - Internal ECL circuitry for optimum speed/power performance over voltage and temperature - Output preconditioned during write to eliminate write recovery glitch - Available with open-collector outputs (Am27S02/02A) or with three-state outputs (Am27S03/03A) - Pin-compatible replacements for 3101A, 74S289, (use Am27S02A/02); for 74S189, (use Am27S03A/03) #### **GENERAL DESCRIPTION** The Am27S02/02A and Am27S03/03A are 64-bit RAMs built using Schottky diode clamped transistors in conjunction with internal ECL circultry and are ideal for use in scratch pad and high-speed buffer memory applications. Each memory is organized as a fully decoded 16-word memory of 4 bits per word. Easy memory expansion is provided by an active LOW chip select (CS) input and open collector OR tieable outputs (Am27S02/02A) or three-state outputs (Am27S03/03A). Chip selection for large memory systems can be controlled by active LOW output decoders such as the Am74S138. An active LOW Write line (WE) controls the writing/reading operation of the memory. When the chip select and write lines are LOW the information on the four data inputs Do to D<sub>3</sub> is written into the addressed memory word and preconditions the output circuitry so that correct data is present at the outputs when the write cycle is complete. This preconditioning operation insures minimum write recovery times by eliminating the "write recovery glitch." Reading is performed with the chip select line LOW and the write line HIGH. The information stored in the addressed word is read out on the four inverting outputs $\overline{O_0}$ to $\overline{O_3}$ . During the writing operation or when the chip select line is HIGH the four outputs of the memory go to an inactive high impedance state. #### **BLOCK DIAGRAM** #### MODE SELECT TABLE | In | put | Data Output | | | |-----------|-----|--------------------------------------------------------------|----------|--| | <u>CS</u> | WE | Data <u>Output</u><br>Status O <sub>0</sub> - O <sub>3</sub> | Mode | | | L | L | Output Disabled | Write | | | Ļ | Н | Selected Word (Inverted) | Read | | | Н | Х | Output Disabled | Deselect | | H = HIGH L - LOW X = Don't Care #### PRODUCT SELECTOR GUIDE | Access Time | 25 ns | 30 ns | 35 ns | 50 ns | | |----------------------|----------|----------|---------|---------|--| | lcc | 100 mA | 105 mA | 100 mA | 105 mA | | | Temperature<br>Range | С | М | С | м | | | Open Collector | Am27S02A | Am27S02A | Am27S02 | Am27S02 | | | Three-State | Am27S03A | Am27S03A | Am27S03 | Am27S03 | | Publication # Rev. Amendment Issue Date: May 1966 #### CONNECTION DIAGRAM Top View AO NO VCC A1 16 Vcc **4**₀ [ टड [ 15 WE ! WE [ 14 D<sub>O</sub> Po [ 13 00 **∞** □ 12 D4 <u>م</u> 01 11 <u>0</u>1 0, [ 02 10 $\overline{o_2}$ GND [ NC GND NC 02 D2 CD000891 Note: Pin 1 is marked for orientation. CD000831 ## LOGIC SYMBOL #### ORDERING INFORMATION #### Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: A. Device Number - B. Speed Option (if applicable) - C. Package Type - D. Temperature Range - E. Optional Processing A. DEVICE NUMBER/DESCRIPTION Am27S02 Inverting-Output Open-Collector Bipolar RAM Am27S03 Inverting-Output Three-State Bipolar RAM | Valid Combinations | | | | | | |--------------------|--------------|--|--|--|--| | AM27S02 | | | | | | | AM27S02A | PC, PCB, DC, | | | | | | AM27S03 | DCB . | | | | | | AM27903A | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### ORDERING INFORMATION #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. CPL (Controlled Products List) products are processed in accordance with MIL-STD-883C, but are inherently non-compliant because of package, solderability, or surface treatment exceptions to those specifications. The order number (Valid Combination) for APL products is formed by a combination of: A. Device Number - B. Speed Option (if applicable) - C. Device Class - D. Package Type - E. Lead Finish # Valid Combinations AM27S02 /BEA, AM27S02A /BFA, /B2C AM27S03 AM27S03A Inverting-Output Three-State Bipolar RAM #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 | to +150°C | |---------------------------------------|------------------------| | Ambient Temperature with | | | Power Applied – 55 | to +125°C | | Supply Voltage0.5 V | to +7.0 V | | DC Voltage Applied to Outputs0.5 V to | + V <sub>CC</sub> Max. | | DC Input Voltage ~0.5 V | to +5.5 V | | Output Current into Outputs | 20 mA | | DC Input Current30 mA | to +5 mA | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### **OPERATING RANGES** (See Note 5) | Confinercial (C) Devices | | |--------------------------|-------------------| | Temperature | 0 to +75°C | | Supply Voltage | +475 V to +5.25 V | | Military (M) Devices | | | Temperature | 55 to +125°C | | Supply Voltage | +4.5 V to +5.5 V | Operating ranges define those limits between which the functionality of the device is guaranteed. #### DC CHARACTERISTICS over operating range unless otherwise specified\* | Parameter | Parameter | | • | | | | | İ | |-------------------|---------------------------------|-----------------------------------------------------------|-------------------------------|----------|----------------|-------|------|---------------| | Symbol | Description | Test Conditions | | | Min. | Typ. | Max. | Unite | | Voн | Output HIGH | V <sub>CC</sub> = Min., | I <sub>OH</sub> = -5.2 mA | COM'L | 2.4 | 3.2 | | Volts | | (Note 2) | Voltage | VIN = VIH OF VIL | I <sub>OH</sub> = -2.0 mA | MIL | 2.4 | 3.2 | | VOIL | | VOL | Output LOW | V <sub>CC</sub> = MIN, | I <sub>OL</sub> = 16 mA | | | 350 | 450 | mV | | VOL. | Voltage | VIN = VIH or VIL | IQL = 20 mA | - | | 380 | 500 | 1111 | | gg was see | | | teed Input Logical HIGH COM'L | | 2.0 | | | | | V <sub>IH</sub> " | Input HIGH Level | Voltage for All Input | s (Note 3) | MIL | 2.1 | | | Volt | | | | Guaranteed Input Logical LOW | | COM'L | | | 0.8 | 1 *** | | VIL | Input LOW Level | Voltage for All Input | | MIL | <del> </del> | | 0.8 | 1 | | | | V <sub>CC</sub> = Mex.,<br>V <sub>IN</sub> = 0.40 V | | • | | -15 | -250 | | | lil. | Input LOW Current | | | | | -30 | -250 | μΑ | | I <sub>IH</sub> · | Input HIGH<br>Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = 2 | .7 V | | | 0 | . 10 | μА | | ISC<br>(Note 2) | Output Short<br>Circuit Current | V <sub>CC</sub> = Max.,<br>V <sub>OUT</sub> = 0.0 V (Note | 4) | | -20 | -45 | -90 | m# | | loc | Power Supply | All Inputs = GND | COM'L | | | 75 | 100 | , "" <i>"</i> | | 100 | Current | V <sub>CC</sub> = Max. | | MIL | | 75 | 105 | Ĺ | | V <sub>C</sub> L | Input Clamp<br>Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = -1 | =-18 mA | | | -0.85 | -1.2 | Voli | | Lien. | Output Leakage | VCS = V <sub>IH</sub> or VWE=<br>VOUT = 2.4 V, VCC | V <sub>IL</sub><br>- Max. | | | 0 | 40 | | | ICEX | Current | VCS - VIH or VWE - | | (Note 2) | -40 | 0 | | , µ | Notes: 1. Typical limits are at $V_{CC} = 5.0 \text{ V}$ and $T_A = 25^{\circ}\text{C}$ . 2. This applies to three-state devices only. These are absolute voltages with respect to device ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. Not more than one output should be shorted at a time. Duration of the short circuit should not be more than one second. Operating specifications with adequate time for temperature stabilization and transverse air flow exceeding 400 linear feet per minute. Conformance Testing performance instantaneously where $T_A = T_C = T_J$ . $\theta_{\rm JA} \approx$ 50 °C/W (with moving air) for Ceramic DIP. $\theta_{\rm JA} \approx 10\text{-}17^{\circ}\text{C/W}$ for flatpack and leadless chip carrier. <sup>\*</sup>See the last page of this spec for Group A Subgroup Testing information. # **SWITCHING TEST CIRCUIT** ## SWITCHING TEST **WAVEFORM** # **KEY TO THE SWITCHING WAVEFORMS** | INPUTS | OUTPUTS | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------| | MUST BE<br>STEADY | WILL BE<br>STEADY | | MAY CHANGE<br>FROM H TO L | WILL BE<br>CHANGING<br>FROM H TO L | | MAY CHANGE<br>FROM L TO H | WILL BE<br>CHANGING<br>FROM L TO H | | DON'T CARE;<br>ANY CHANGE<br>PERMITTED | CHANGING:<br>STATE<br>UNKNOWN | | DOES NOT<br>APPLY | CENTER<br>LINE IS HIGH<br>IMPEDANCE<br>"OFF" STATE | | | MUST BE<br>STEADY MAY CHANGE<br>FROM H TO L MAY CHANGE<br>FROM L TO H DON'T CARE:<br>ANY CHANGE<br>PERMITTED | KS000010 #### SWITCHING CHARACTERISTICS over operating range unless otherwise specified\* | | l | | Am27S02A/3A | | | Am27S02/3 | | | | T | | |-----|-----------------------|---------------------------------------------------------------------|-------------------------|------|------------------|-----------|------------------|------|------|------|-------| | | | | A A C Devices M Devices | | STD<br>C Devices | | STD<br>M Devices | | | | | | No. | Parameter<br>Symbol | | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | 1 | tpLH(A) | Delay from Address to Output | 1 | 25 | | 30 | | 35 | | 50 | ns | | 2 | t <sub>PHL</sub> (A) | Belay worn Address to Curput | | 25 | | | | 35 | | 30 | 115 | | 3 | t <sub>PZH</sub> (CS) | Delay from Chip Select (LOW) to | | 15 | | 20 | | 17 | | 25 | ns | | 4 | tpZL(CS) | Active Output and Correct Data | | | | | L . | l '' | | ~~ | | | 5 | t <sub>PZH</sub> (WE) | Delay from Write Enable (HIGH)<br>to Active Output and Correct Data | | 20 | | 25 | | 35 | | 40 | | | 6 | t <sub>PZL</sub> (WE) | (Write Recovery- See Note 1) | 1 | 20 | | 25 | | 35 | 1 | 40 | ns | | 7 | t <sub>S</sub> (A) | Setup Time Address<br>(Prior to Initiation of Write) | 0 | | 0 | | 0 | | 0 | | ns | | 8 | t <sub>h</sub> (A) | Hold Time Address<br>(After Termination of Write) | 0 | | 0 | | 0 | | 0 | | ns | | 9 | t <sub>S</sub> (DI) | Setup Time Data Input<br>(Prior to Termination of Write) | 20 | | 25 | | 25 | | 25 | | ns | | 10 | t <sub>h</sub> (DI) | Hold Time Data Input<br>(After Termination of Write) | 0 | | 0 | | 0 | | 0 | | ns | | 11 | t <sub>pw</sub> (WE) | MIN Write Enable Pulse Width to Insure Write | 20 | | 25 | | 25 | | 25 | | ns | | 12 | t <sub>PHZ</sub> (CS) | Delay from Chip Select (HIGH) | | 15 | | 20 | | 17 | | 25 | ns | | 13 | t <sub>PLZ</sub> (CS) | to inactive Output (HI-Z) | | | l | | | '' | l | ~~ | ''' | | 14 | t <sub>PLZ</sub> (WE) | Delay from Write Enable (LOW) | | 20 | | 25 | | 25 | | 35 | ns | | 15 | t <sub>PHZ</sub> (WE) | to Inactive Output (HI-Z) | 1 | | | | 1 | | l | " | ''' | Notes: 1. Output is preconditioned to data in during write to insure correct data is present on all outputs when write is terminated. (No write recovery glitch.) recovery girtin.) 2. tp\_H(A) and tp\_H(A) are tested with S<sub>1</sub> closed and C<sub>L</sub> = 30 pF with both input and output timing referenced to 1.5 V. 3. For open collector, all delays from Write Enable (WE) or Chip Select (CS) inputs to the Data Output (D<sub>OUT</sub>), tp\_LZ(WE), tp\_LZ(WE), tp\_LZ(WE) and tp\_L(CS) are measured with S<sub>1</sub> closed and C<sub>L</sub> = 30 pF and with both the input and output timing referenced to 1.5 V. 4. For 3-state output, tp\_H(WE) and tp\_L(CS) are measured with S<sub>1</sub> open, C<sub>L</sub> = 30 pF and with both the input and output timing referenced to 1.5 V. tp\_LZ(WE) and tp\_L(CS) are measured with S<sub>1</sub> closed, C<sub>L</sub> = 30 pF and with both the input and output timing referenced to 1.5 V. tp\_LZ(WE) and tp\_LZ(CS) are measured with S<sub>1</sub> open and C<sub>L</sub> < 5 pF and are measured between the 1.5 V level. on the input to the V<sub>OH</sub> - 500 mV level on the output. $t_{P,Z}(\overline{WE})$ and $t_{P,Z}(\overline{CS})$ are measured with S<sub>1</sub> closed and C<sub>L</sub> $\leq$ 5 pF and are measured between the 1.5 V level on the input and the V<sub>OL</sub> + 500 mV level on the output. <sup>\*</sup>See the last page of this spec for Group A Subgroup Testing information. #### **SWITCHING WAVEFORMS** #### **Write Mode** Write Cycle Timing. The cycle is initiated by an address change. After $t_s(A)$ min, the write enable may begin. The chip select must also be LOW for writing. Following the write pulse, $t_h(A)$ min must be allowed before the address may be changed again. The output will be inactive (floating for the Am27S03A/03) while the write enable is (WE) LOW. Read Mode Switching delays from address and chip select inputs to the data output. For the Am27S03A/03 disabled output is "OFF", represented by a single center line. For the Am27S02A/02, a disabled output is HIGH. #### **GROUP A SUBGROUP TESTING** #### DC CHARACTERISTICS | Parameter<br>Symbol | Subgroups | |---------------------|-----------| | Voн | 1, 2, 3 | | VOL | 1, 2, 3 | | ViH | 1, 2, 3 | | V <sub>IL</sub> | 1, 2, 3 | | կլ | 1, 2, 3 | | <sup>ј</sup> ін | 1, 2, 3 | | Isc | 1, 2, 3 | | lcc | 1, 2, 3 | | V <sub>CL</sub> | 1, 2, 3 | | ICEX | 1, 2, 3 | #### **SWITCHING CHARACTERISTICS** | No. | Parameter<br>Symbol | Subgroups | No. | Parameter<br>Symbol | Subgroups | | |-----|-----------------------|-------------|---------------------------------------|-----------------------|---------------------|-----------| | 1 | t <sub>PLH</sub> (A) | 9, 10, 11 | 9 | | t <sub>s</sub> (DI) | 9, 10, 11 | | 2 | t <sub>PHL</sub> (A) | 9, 10, 11 | | tg(DI) | 0, 10, 11 | | | 3 | t <sub>PZH</sub> (CS) | 9, 10, 11 | 10 | t <sub>h</sub> (DI) | 9, 10, 11 | | | 4 | t <sub>PZL</sub> (CS) | 9, 10, 11 | | (h(Di) | 9, 10, 11 | | | 5 | t <sub>PZH</sub> (WE) | 9, 10, 11 | 11 | t <sub>pw</sub> (₩Ē) | 9, 10, 11 | | | 6 | t <sub>PZL</sub> (WE) | ] 9, 10, 11 | , , , , , , , , , , , , , , , , , , , | (DW(AAC) | 9, 10, 11 | | | 7 | t <sub>S</sub> (A) | 9, 10, 11 | 12 | t <sub>PHZ</sub> (CS) | 9, 10, 11 | | | | | 1 | 13 | t <sub>PLZ</sub> (CS) | 1 | | | 8 | t <sub>h</sub> (A) | 9, 10, 11 | 14 | t <sub>PLZ</sub> (WE) | 9, 10, 11 | | | | | | 15 | t <sub>PHZ</sub> (₩Ē) | | | #### **MILITARY BURN-IN** Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option.