# RENESAS

# TRIPLE PLL FIELD PROGRAMMABLE VCXO CLOCK

## ICS270

## Description

The ICS270 field programmable VCXO clock synthesizer generates up to eight high-quality, high-frequency clock outputs including multiple reference clocks from a low-frequency crystal input. It is designed to replace crystals and crystal oscillators in most electronic systems.

Using IDT's VersaClock<sup>TM</sup> software to configure PLLs and outputs, the ICS270 contains a One-Time Programmable (OTP) ROM for field programmability. Programming features include VCXO, eight selectable configuration registers and up to two sets of four low-skew outputs.

Using Phase-Locked Loop (PLL) techniques, the device runs from a standard fundamental mode, inexpensive crystal, or clock. It can replace VCXOs, multiple crystals and oscillators, saving board space and cost.

The ICS270 is also available in factory programmed custom versions for high-volume applications.

## **Features**

- Packaged as 20-pin TSSOP Pb-free, RoHS compliant
- Eight addressable registers
- Replaces multiple crystals and oscillators
- Output frequencies up to 200 MHz at 3.3 V
- Input crystal frequency of 5 to 27 MHz
- · Up to eight reference outputs
- · Up to two sets of four low-skew outputs
- Operating voltages of 3.3 V
- Controllable output drive levels
- Advanced, low-power CMOS process



1

# **Block Diagram**

# **Pin Assignment**



# **Pin Descriptions**

| Pin<br>Number | Pin<br>Name | Pin<br>Type | Pin Description                                                                                                  |
|---------------|-------------|-------------|------------------------------------------------------------------------------------------------------------------|
| 1             | VIN         | Input       | Voltage input to VCXO. Zero to 3.3V signal which controls the VCXO frequency                                     |
| 2             | S0          | Input       | Select pin 0. Internal pull-up resistor.                                                                         |
| 3             | S1          | Input       | Select pin 1. Internal pull-up resistor.                                                                         |
| 4             | VDD         | Power       | Connect to +3.3 V.                                                                                               |
| 5             | CLK1        | Output      | Output clock 1. Weak internal pull-down when tri-state.                                                          |
| 6             | CLK2        | Output      | Output clock 2. Weak internal pull-down when tri-state.                                                          |
| 7             | CLK3        | Output      | Output clock 3. Weak internal pull-down when tri-state.                                                          |
| 8             | CLK4        | Output      | Output clock 4. Weak internal pull-down when tri-state.                                                          |
| 9             | GND         | Power       | Connect to ground.                                                                                               |
| 10            | X1          | XI          | Crystal input. Connect this pin to a crystal.                                                                    |
| 11            | X2          | XO          | Crystal Output. Connect this pin to a crystal.                                                                   |
| 12            | VDD         | Power       | Connect to +3.3 V.                                                                                               |
| 13            | CLK5        | Output      | Output clock 5. Weak internal pull-down when tri-state.                                                          |
| 14            | CLK6        | Output      | Output clock 6. Weak internal pull-down when tri-state.                                                          |
| 15            | CLK7        | Output      | Output clock 7. Weak internal pull-down when tri-state.                                                          |
| 16            | CLK8        | Output      | Output clock 8. Weak internal pull-down when tri-state.                                                          |
| 17            | GND         | Power       | Connect to ground.                                                                                               |
| 18            | PDTS        | Input       | Power-down tri-state. Powers down entire chip and tri-states clock outputs when low. Internal pull-up resisitor. |
| 19            | VDD         | Power       | Connect to +3.3 V.                                                                                               |
| 20            | S2          | Input       | Select pin 2. Internal pull-up resisitor.                                                                        |

## **External Components**

The ICS270 requires a minimum number of external components for proper operation.

#### **Series Termination Resistor**

Clock output traces over one inch should use series termination. To series terminate a  $50\Omega$  trace (a commonly used trace impedance), place a  $33\Omega$  resistor in series with the clock line, as close to the clock output pin as possible. The nominal impedance of the clock output is  $20\Omega$ 

#### **Decoupling Capacitors**

As with any high-performance mixed-signal IC, the ICS270 must be isolated from system power supply noise to perform optimally.

Decoupling capacitors of  $0.01\mu$ F must be connected between each VDD and the PCB ground plane. For optimum device performance, the decoupling capacitor should be mounted on the component side of the PCB. Aboid the use of vias on the decoupling circuit.

## **Quartz Crystal**

The ICS270 VCXO function consists of the external crystal and the integrated VCXO oscillator circuit. To assure the best system performance (frequency pull range) and reliability, a crystal device with the recommended parameters (shown below) must be used, and the layout guidelines discussed in the following section shown must be followed.

The frequency of oscillation of a quartz crystal is determined by its "cut" and by the load capacitors connected to it. The ICS270 incorporates on-chip variable load capacitors that "pull" (change) the frequency of the crystal. The crystal specified for use with the ICS270 is designed to have zero frequency error when the total of on-chip + stray capacitance is 14 pF.

#### **Recommended Crystal Parameters:**

| Initial Accuracy at 25°C     | ±20 ppm        |
|------------------------------|----------------|
| Temperature Stability        | ±30 ppm        |
| Aging                        | ±20 ppm        |
| Load Capacitance             | 14 pf          |
| Shunt Capacitance, C0        | 7 pF Max       |
| C0/C1 Ratio                  | 250 Max        |
| Equivalent Series Resistance | $35\Omega$ Max |

The external crystal must be connected as close to the chip as possible and should be on the same side of the PCB as the ICS270. There should be no via's between the crystal pins and the X1 and X2 device pins. There should be no signal traces underneath or close to the crystal. See application note MAN05.

## **Crystal Tuning Load Capacitors**

The crystal traces should include pads for small fixed capacitors, one between X1 and ground, and another between X2 and ground. Stuffing of these capacitors on the PCB is optional. The need for these capacitors is determined at system prototype evaluation, and is influenced by the particular crystal used (manufacture and frequency) and by PCB layout. The typical required capacitor value is 1 to 4 pF.

To determine the need for and value of the crystal adjustment capacitors, you will need a PC board of your final layout, a frequency counter capable of about 1 ppm resolution and accuracy, two power supplies, and some samples of the crystals which you plan to use in production, along with measured initial accuracy for each crystal at the specified crystal load capacitance, CL.

To determine the value of the crystal capacitors:

1. Connect VDD of the ICS270 to 3.3 V. Connect pin 1 of the ICS270 to the second power supply. Adjust the voltage on pin 1 to 0V. Measure and record the frequency of the CLK output.

2. Adjust the voltage on pin 1 to 3.3 V. Measure and record the frequency of the same output.

To calculate the centering error:

$$Error = 10^{6} x \left[ \frac{(f_{3.0V} - f_{target}) + (f_{0V} - f_{target})}{f_{target}} \right] - error_{xtal}$$

Where:

f<sub>target</sub> = nominal crystal frequency

 $\operatorname{error}_{xtal}$  =actual initial accuracy (in ppm) of the crystal being measured

If the centering error is less than  $\pm 25$  ppm, no adjustment is needed. If the centering error is more than 25ppm negative, the PC board has excessive stray capacitance and a new PCB layout should be considered to reduce stray capacitance. (Alternately, the crystal may be re-specified to a higher load capacitance. Contact IDT for details.) If the centering error is more than 25 ppm positive, add identical fixed centering capacitors from each crystal pin to ground. The value for each of these caps (in pF) is given by: External Capacitor = 2 x (centering error)/(trim sensitivity)

Trim sensitivity is a parameter which can be supplied by your crystal vendor. If you do not know the value, assume it is 30 ppm/pF. After any changes, repeat the measurement to verify that the remaining error is acceptably low (typically less than  $\pm 25$  ppm).

#### **ICS270 Configuration Capabilities**

The architecture of the ICS270 allows the user to easily configure the device to a wide range of output frequencies, for a given input reference frequency.

The frequency multiplier PLL provides a high degree of precision. The M/N values (the multiplier/divide values available to generate the target VCO frequency) can be set within the range of M = 1 to 1024 and N = 1 to 32,895.

The ICS270 also provides separate output divide values, from 2 through 63, to allow the two output clock banks to support widely differing frequency values from the same PLL.

Each output frequency can be represented as:

 $OutputFreq = REFFreq \cdot \frac{M}{N}$ 

#### **Output Drive Control**

The ICS270 has two output drive settings. Low drive should be selected when outputs are less than 100 MHz. High drive should be selected when outputs are greater than 100 MHz. (Consult the AC Electrical Characteristics for output rise and fall times for each drive option.)

## IDT VersaClock Software

IDT applies years of PLL optimization experience into a user friendly software that accepts the user's target reference clock and output frequencies and generates the lowest jitter, lowest power configuration, with only a press of a button. The user does not need to have prior PLL experience or determine the optimal VCO frequency to support multiple output frequencies.

VersaClock software quickly evaluates accessible VCO frequencies with available output divide values and provides an easy to understand, bar code rating for the target output frequencies. The user may evaluate output accuracy, performance trade-off scenarios in seconds.

## Absolute Maximum Ratings

Stresses above the ratings listed below can cause permanent damage to the ICS270. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Parameter             | Condition         | Min. | Тур. | Max.    | Units |
|-----------------------|-------------------|------|------|---------|-------|
| Supply Voltage, VDD   | Referenced to GND |      |      | 7       | V     |
| Inputs                | Referenced to GND | -0.5 |      | VDD+0.5 | V     |
| Clock Outputs         | Referenced to GND | -0.5 |      | VDD+0.5 | V     |
| Storage Temperature   |                   | -65  |      | 150     | °C    |
| Soldering Temperature | Max 10 seconds    |      |      | 260     | °C    |
| Junction Temperature  |                   |      |      | 125     | °C    |

## **Recommended Operation Conditions**

| Parameter                                         | Min.   | Тур.     | Max.   | Units |
|---------------------------------------------------|--------|----------|--------|-------|
| Ambient Operating Temperature (ICS270PG/PGLF)     | 0      |          | +70    | °C    |
| Ambient Operating Temperature (ICS270PGI/PGILF)   | -40    |          | +85    | °C    |
| Power Supply Voltage (measured in respect to GND) | +3.135 | +3.3     | +3.465 | V     |
| Power Supply Ramp Time                            |        |          | 4      | ms    |
| Reference crystal parameters                      |        | Refer to | page 3 |       |

# **DC Electrical Characteristics**

| Parameter                                      | Symbol           | Conditions                                                                    | Min.    | Тур. | Max.    | Units |
|------------------------------------------------|------------------|-------------------------------------------------------------------------------|---------|------|---------|-------|
| Operating Voltage                              | VDD              |                                                                               | 3.135   |      | 3.465   | V     |
|                                                |                  | Config. Dependent - See<br>VersaClock <sup>TM</sup> Estimates                 |         |      |         | mA    |
| Operating Supply Current<br>Input High Voltage | IDD              | Eight 33.3333 MHz outs,<br>PDTS = 1, no load, Note 1                          |         | 27   |         | mA    |
| input high voltage                             |                  | PDTS = 0, no load, Note 1                                                     |         | 500  |         | μA    |
| Input High Voltage                             | V <sub>IH</sub>  | S2:S0                                                                         | VDD/2+1 |      |         | V     |
| Input Low Voltage                              | V <sub>IL</sub>  | S2:S0                                                                         |         |      | 0.4     | V     |
| Input High Voltage, PDTS                       | V <sub>IH</sub>  |                                                                               | VDD-0.5 |      |         | V     |
| Input Low Voltage, PDTS                        | V <sub>IL</sub>  |                                                                               |         |      | 0.4     | V     |
| Input High Voltage                             | V <sub>IH</sub>  | ICLK                                                                          | VDD/2+1 |      |         | V     |
| Input Low Voltage                              | V <sub>IL</sub>  | ICLK                                                                          |         |      | VDD/2-1 | V     |
| Output High Voltage<br>(CMOS High)             | V <sub>OH</sub>  | I <sub>OH</sub> = -4 mA                                                       | VDD-0.4 |      |         | V     |
| Output High Voltage                            | V <sub>OH</sub>  | I <sub>OH</sub> = -8 mA (Low Drive);<br>I <sub>OH</sub> = -12 mA (High Drive) | 2.4     |      |         | V     |
| Output Low Voltage                             | V <sub>OL</sub>  | I <sub>OL</sub> = 8 mA (Low Drive);<br>I <sub>OL</sub> = 12 mA (High Drive)   |         |      | 0.4     | V     |
| Short Circuit Current                          | I <sub>OS</sub>  | Low Drive                                                                     |         | ±40  |         |       |
|                                                |                  | High Drive                                                                    |         | ±70  |         | mA    |
| Nom. Output Impedance                          | ZO               |                                                                               |         | 20   |         | Ω     |
| Internal Pull-up Resistor                      | R <sub>PUS</sub> | S2:S0, PDTS                                                                   |         | 190  |         | kΩ    |
| Internal Pull-down Resistor                    | R <sub>PD</sub>  | CLK outputs                                                                   |         | 220  |         | kΩ    |
| Input Capacitance                              | C <sub>IN</sub>  | Inputs                                                                        |         | 4    |         | pF    |

| Unless stated otherwise, VDD = 3.3 V ±5%, Ambient Temperature -40 to +85° C | С |
|-----------------------------------------------------------------------------|---|
|-----------------------------------------------------------------------------|---|

Note 1: Example with 25 MHz crystal input with eight outputs of  $33.\overline{3}$  MHz, no load, and VDD = 3.3 V.

# **AC Electrical Characteristics**

| Parameter                     | Symbol          | Conditions                                      | Min.  | Тур.         | Max. | Units |
|-------------------------------|-----------------|-------------------------------------------------|-------|--------------|------|-------|
| Input Frequency               | F <sub>IN</sub> | Fundamental crystal                             | 5     |              | 27   | MHz   |
| Output Frequency              |                 |                                                 | 0.314 |              | 200  | MHz   |
| Crystal Pullability           | F <sub>P</sub>  | 0V <u>&lt;</u> VIN <u>&lt;</u> 3.3 V, Note 1    | 100   |              |      | ppm   |
| VCXO Gain                     |                 | $VIN = VDD/2 \pm 1 V,$<br>Note 1                |       | 110          |      | ppm/V |
| Output Rise/Fall Time         | t <sub>OF</sub> | 80% to 20%, high drive,<br>Note 2               |       | 1.0          |      | ns    |
| Output Rise/Fall Time         | t <sub>OF</sub> | 80% to 20%, low drive,<br>Note 2                |       | 2.0          |      | ns    |
| Duty Cycle                    |                 | Note 3                                          | 40    | 49-51        | 60   | %     |
| Power-up time                 |                 | PLL lock-time from<br>power-up                  |       | 4            | 10   | ms    |
|                               |                 | PDTS goes high until stable CLK output          |       | 0.6          | 2    | ms    |
| One Sigma Clock Period Jitter |                 | Configuration Dependent                         |       | 50           |      | ps    |
| Maximum Absolute Jitter       | t <sub>ja</sub> | Deviation from Mean,<br>Configuration Dependent |       | <u>+</u> 200 |      | ps    |
| Pin-to-Pin Skew               |                 | Low Skew Outputs                                | -250  |              | 250  | ps    |

Unless stated otherwise, VDD = 3.3V ±5%, Ambient Temperature -40 to +85° C

Note 1: External crystal device must conform with Pullable Crystal Specifications listed on page 3. Note 2: Measured with 15 pF load.

Note 2. Measured with 15 pr load.

Note 3: Duty Cycle is configuration dependent. Most configurations are min 45% / max 55%.

## **Thermal Characteristics**

| Parameter                           | Symbol          | Conditions     | Min. | Тур. | Max. | Units |
|-------------------------------------|-----------------|----------------|------|------|------|-------|
| Thermal Resistance Junction to      | $\theta_{JA}$   | Still air      |      | 93   |      | ° C/W |
| Ambient                             | $\theta_{JA}$   | 1 m/s air flow |      | 78   |      | ° C/W |
|                                     | $\theta_{JA}$   | 3 m/s air flow |      | 65   |      | ° C/W |
| Thermal Resistance Junction to Case | θ <sub>JC</sub> |                |      | 20   |      | ° C/W |

# **Marking Diagram**



Notes:

- 1. ###### is the lot number.
- 2. YYWW is the last two digits of the year and week that the part was assembled.
- 3. "I" denotes industrial temp. range (if applicable).
- 4. "L" denotes Pb (lead) free package.
- 5. Bottom marking: country of origin.

# Package Outline and Package Dimensions (20-pin TSSOP, 173 Mil. Body)

Package dimensions are kept current with JEDEC Publication No. 95



|        | Millimeters     |            | Inc        | hes        |
|--------|-----------------|------------|------------|------------|
| Symbol | Min             | Мах        | Min        | Max        |
|        | _               | 1.20       | —          | .047       |
| A1     | 0.05            | 0.15       | 0.002      | 0.006      |
| A2     | 0.80            | 1.05       | 0.032      | 0.041      |
| b      | 0.19            | 0.30       | 0.007      | 0.012      |
| С      | 0.09            | 0.20       | 0.0035     | 0.008      |
| D      | 6.40            | 6.60       | 0.252      | 0.260      |
| E      | 6.40 E          | BASIC      | 0.252      | BASIC      |
| E1     | 4.30            | 4.50       | 0.169      | 0.177      |
| е      | 0.65 Basic 0.02 |            | 0.0256     | 8 Basic    |
| L      | 0.45            | 0.75       | .018       | .030       |
| α      | <b>0</b> °      | <b>8</b> ° | <b>0</b> ° | <b>8</b> ° |



IDT™ / ICS™ TRIPLE PLL FIELD PROGRAMMABLE VCXO CLOCK

9

- C -

## **Ordering Information**

| Part / Order Number | Marking  | Shipping Packaging | Package      | Temperature   |
|---------------------|----------|--------------------|--------------|---------------|
| 270PGLF             |          | Tubes              | 20-pin TSSOP | 0 to +70° C   |
| 270PGILF            |          | Tubes              | 20-pin TSSOP | -40 to +85° C |
| 270G-XXLF           | 270GXXL  | Tubes              | 20-pin TSSOP | 0 to +70° C   |
| 270GI-XXLF          | 270GIXXL | Tubes              | 20-pin TSSOP | -40 to +85° C |
| 270G-XXLFT          | 270GXXL  | Tape and Reel      | 20-pin TSSOP | 0 to +70° C   |
| 270GI-XXLFT         | 270GIXXL | Tape and Reel      | 20-pin TSSOP | -40 to +85° C |

Parts that are ordered with a "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. The ICS270G-XXLF and ICS270GI-XXLF are factory programmed versions of the ICS270PGLF and ICS270PGLF. A unique "-XX" suffix is assigned by the factory for each custom configuration, and a separate data sheet is kept on file. For more information on custom part numbers programmed at the factory, please contact your local IDT sales and marketing representative.

While the information presented herein has been checked for both accuracy and reliability, IDT assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

VersaClock<sup>TM</sup> is a trademark of Integrated Device Technology, Inc. All rights reserved.

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/