## **SYNCHRONOUS SRAM** ## 128K x 32/36 SRAM +3.3V SUPPLY, PIPELINED AND SELECTABLE BURST MODE ### **FEATURES** - Fast access times: 4.5, 5, 6 and 7ns - Fast OE# access times: 4.5, 5 and 6ns - Single +3.3V +10%/-5% power supply - SNOOZE MODE for reduced power standby - Common data inputs and data outputs - Individual BYTE WRITE control and GLOBAL WRITE - Three chip enables for simple depth expansion and address pipelining - Clock controlled, registered, address, data I/O and control for fully pipelined applications - Internally self-timed WRITE cycle - WRITE pass-through capability - Burst control pin (interleaved or linear burst) - Automatic power-down for portable applications - 100-lead TQFP package for high density, high speed - Low capacitive bus loading - High 30pF output drive capability at rated access time - DIMMs also available - x32 and x36 versions available | OPTIONS | MARKING | |------------------------------------|----------------| | Timing | | | 7.5ns clock cycle (133 MHz) | -7.5 | | 8.5ns clock cycle (117 MHz) | -8.5 | | 10ns clock cycle (100 MHz) | -10 | | 11ns clock cycle (90 MHz) | -11 | | 15ns clock cycle (66 MHz) | -15 | | <ul> <li>Configurations</li> </ul> | | | 128K x 32 | MT58LC128K32C5 | | 128K x 36 | MT58LC128K36C5 | | Package | | | 100-pin TQFP | LG | Part Number Example: MT58LC128K36C5LG-8.5 ### GENERAL DESCRIPTION The Micron SyncBurst SRAM family employs highspeed, low-power CMOS designs using a four-transistor memory cell. Micron SRAMs are fabricated using an advanced CMOS process. The MT58LC128K32/36C5 SRAM integrates a 128K x 32 or 128K x 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input (CLK). The input voltage is ≥ Viн. synchronous inputs include all addresses, all data inputs, active LOW chip enable (CE#), two additional chip enables for easy depth expansion (CE2, CE2#), burst control inputs (ADSC#, ADSP#, ADV#), byte write enables (BW1#, BW2#, BW3#, BW4#, BWE#) and global write (GW#). Asynchronous inputs include the output enable (OE#), clock (CLK) and snooze enable (ZZ). There is also a burst mode pin (MODE) that selects between interleaved and linear burst modes. The data-out (Q), enabled by OE#, is also asynchronous. WRITE cycles can be from one to four bytes wide as controlled by the write control inputs. Burst operation can be initiated with either address status processor (ADSP#) or address status controller (ADSC#) ### **GENERAL DESCRIPTION (continued)** input pins. Subsequent burst addresses can be internally generated as controlled by the burst advance pin (ADV#). Address and write control are registered on-chip to simplify WRITE cycles. This allows self-timed WRITE cycles. Individual byte enables allow individual bytes to be written. BW1# controls DQ1-DQ8 and DQP1, BW2# controls DQ9-DQ16 and DQP2, BW3# controls DQ17-DQ24 and DQP3, and BW4# controls DQ25-DQ32 and DQP4, conditioned by BWE# being LOW. Parity bits are only available on the x36 version. GW# LOW causes all bytes to be written. WRITE pass-through makes written data immediately available at the output register during the READ cycle following a WRITE, as controlled solely by OE#, to improve cache system response. This device incorporates an additional pipelined enable register which delays turning off the output buffer an additional cycle when a deselect is executed. This feature allows depth expansion without penalizing system performance. The MT58LC128K32/36C5 operates from a +3.3V power supply and all inputs and outputs are TTL-compatible. The device is ideally suited for Pentium™ and PowerPC™ pipelined systems and systems that benefit from a very wide high-speed data bus. The device is also ideal in generic 32-, 36-, 64- and 72-bit-wide applications. ### FUNCTIONAL BLOCK DIAGRAM 128K x 32 NOTE: Functional Block Diagrams illustrate simplified device operation. See Truth Table, Pin Descriptions and timing diagrams for detailed information. ### FUNCTIONAL BLOCK DIAGRAM 128K x 36 ### **PIN DESCRIPTIONS** | TQFP PINS | SYMBOL | TYPE | DESCRIPTION | |---------------------------------------------------------------------|---------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 37, 36, 35, 34, 33, 32, 100, 99, 82, 81, 44, 45, 46, 47, 48, 49, 50 | A0-A16 | Input | Synchronous Address Inputs: These inputs are registered and must meet the setup and hold times around the rising edge of CLK. | | 93, 94, 95, 96 | BW1#,<br>BW2#,<br>BW3#,<br>BW4# | Input | Synchronous Byte Write Enables: These active LOW inputs allow individual bytes to be written when BWE# is LOW and must meet the setup and hold times around the rising edge of CLK. A Byte Write Enable is LOW for a WRITE cycle and HIGH for a READ cycle. BW1# controls DQ1-DQ8 and DQP1.BW2# controls DQ9-DQ16 and DQP2. BW3# controls DQ17-DQ24 and DQP3. BW4# controls DQ25-DQ32 and DQP4. Data I/O are tristated if any of these four inputs are LOW. | | 89 | CLK | Input | Clock: This signal registers the address, data, chip enables, byte write enables and burst control inputs on its rising edge. All synchronous inputs must meet setup and hold times around the clock's rising edge. | | 98 | CE# | Input | Synchronous Chip Enable: This active LOW input is used to enable the device and conditions the internal use of ADSP#. This input is sampled only when a new external address is loaded. | | 92 | CE2# | Input | Synchronous Chip Enable: This active LOW input is used to enable the device. This input is sampled only when a new external address is loaded. This input can be used for memory depth expansion. | | 97 | CE2 | Input | Synchronous Chip Enable: This active HIGH input is used to enable the device. This input is sampled only when a new external address is loaded. This input can be used for memory depth expansion. | | 86 | OE# | Input | Output Enable: This active LOW asynchronous input enables the data I/O output drivers. | | 83 | ADV# | Input | Synchronous Address Advance: This active LOW input is used to advance the internal burst counter, controlling burst access after the external address is loaded. A HIGH on this pin effectively causes wait states to be generated (no address advance). This pin must be HIGH at the rising edge of the first clock after an ADSP# cycle is initiated if a WRITE cycle is desired (to ensure use of correct address). | | 84 | ADSP# | Input | Synchronous Address Status Processor: This active LOW input interrupts any ongoing burst, causing a new external address to be registered. A READ is performed using the new address, independent of the byte write enables and ADSC#, but dependent upon CE2 and CE2#. ADSP# is ignored if CE# is HIGH. Power-down state is entered if CE2 is LOW or CE2# is HIGH. | ### MT58LC128K32/36C5 128K x 32/36 SYNCBURST SRAM ### **PIN DESCRIPTIONS (continued)** | TQFP PINS | SYMBOL | TYPE | DESCRIPTION | |--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 85 | ADSC# | Input | Synchronous Address Status Controller: This active LOW input interrupts any ongoing burst and causes a new external address to be registered. A READ or WRITE is performed using the new address if all chip enables are active. Powerdown state is entered if one or more chip enables are inactive. | | 64 | ZZ | Input | Snooze Enable: This active HIGH asynchronous input causes the device to enter a low-power standby mode in which all data in the memory array is retained. When active, all other inputs are ignored. | | 87 | BWE# | Input | Byte Write Enable: This active low input permits byte write operations and must meet the setup and hold times around the rising edge of CLK. | | 88 | GW# | Input | Global Write: This active low input allows a full 32- or 36-bit WRITE to occur independent of the BWE# and BWn# lines and must meet the setup and hold times around the rising edge of CLK. | | 16, 66 | NC | - | No Connect: These signals are not internally connected. These signals may either be unconnected or wired to GND to improve package heat dissipation. | | 38, 39, 42, 43 | DNU | • | Do Not Use: These signals may either be unconnected or wired to GND to improve package heat dissipation. | | 52, 53, 56, 57, 58, 59, 62, 63, 68, 69, 72, 73, 74, 75, 78, 79, 2, 3, 6, 7, 8, 9, 12, 13, 18, 19, 22, 23, 24, 25, 28, 29 | DQ1-DQ32 | Input/<br>Output | SRAM Data I/O: Byte 1 is DQ1-DQ8; Byte 2 is DQ9-DQ16;<br>Byte 3 is DQ17-DQ24; Byte 4 is DQ25-DQ32. Input data must<br>meet setup and hold times around the rising edge of CLK. | | 51, 80, 1, 30 | NC/DQP1,<br>NC/DQP2,<br>NC/DQP3,<br>NC/DQP4 | NC/<br>I/O | No Connect/Parity Data I/O: On the x32 version, these pins are No Connect (NC). On the x36 version, Byte 1 Parity is DQP1; Byte 2 Parity is DQP2; Byte 3 Parity is DQP3; Byte 4 Parity is DQP4. | | 31 | MODE | Input | Mode: This input selects the burst sequence. A LOW on this pin selects LINEAR BURST. NC or HIGH on this pin selects INTERLEAVED BURST. Do not alter input state while device is operating. | | 4, 11, 15, 20, 27, 41,<br>54, 61, 65, 70, 77, 91 | Vcc | Supply | Power Supply: +3.3V +10%/-5%. | | 14 | Vcc | Input | Pin 14 does not have to be connected directly to Vcc as long as the input voltage is $\geq$ ViH. This input is not connected to the Vcc bus internally. | | 5, 10, 17, 21, 26, 40,<br>55, 60, 67, 71, 76, 90 | Vss | Supply | Ground: GND. | ### INTERLEAVED BURST ADDRESS TABLE (MODE = NC OR HIGH) | First Address (External) | Second Address (Internal) | Third Address (Internal) | Fourth Address (Internal) | |--------------------------|---------------------------|--------------------------|---------------------------| | XX00 | XX01 | XX10 | XX11 | | XX01 | XX00 | XX11 | XX10 | | XX10 | XX11 | XX00 | XX01 | | XX11 | XX10 | XX01 | XX00 | ### LINEAR BURST ADDRESS TABLE (MODE = GND) | First Address (External) | Second Address (Internal) | Third Address (Internal) | Fourth Address (Internal) | |--------------------------|---------------------------|--------------------------|---------------------------| | XX00 | XX01 | XX10 | XX11 | | XX01 | XX10 | XX11 | XX00 | | XX10 | XX11 | XX00 | XX01 | | XX11 | XX00 | XX01 | XX10 | ### PARTIAL TRUTH TABLE FOR WRITE COMMANDS | Function | GW# | BWE# | BW1# | BW2# | BW3# | BW4# | |-----------------|-----|------|------|------|------|------| | READ | Н | Н | Х | Х | X | х | | READ | Н | L | Н | Н | Н | Н | | WRITE Byte 1 | Н | L | L | Н | н | Н | | WRITE all bytes | Н | L | L | L | L | L | | WRITE all bytes | L | Х | Х | Х | Х | Х | | | \ | | | | | uui 055 ( | | <del>'</del> | | vani saa (iiiti | |------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------|----------------------------------------------------------------|----------------|-------------|--------|--------------|--------------------------------|-----------------------------------| | XX | 00 | Х | X01 | | | XX10 | | | XX11 | | | XX | 01 | Х | X10 | | | XX1 | | | XX00 | | | XX | 10 | X | XX11 | | | XX00 | ) | | XX01 | | | XX | 11 | XX00 | | | XX0 | | | | XX10 | | | | PART | TIAL TF | RUTH | TABLE | FOR WE | RITE C | ОММ | AND | s | | | | Function | | GW# | BWE# | BW1# | BW2# | BV | V3# | BW4# | ] | | | READ | | Н | Н | Х | Х | | x | Х | | | | READ | | Н | L | Н | Н | | н | Н | ] | | | WRITE Byte 1 | | Н | L | L | Н | | Н | Н | | | | WRITE all byte | es | Н | L | L | L | | L_ | L | | | | TVI II L all Dyte | | | | | | | | | | | /DITE DAGG | WRITE all byte | BWE# ar | | # through | X<br>BW4#, any | X<br>one or | | X<br>oytes r | X<br>may be w | ritten. | | | WRITE all byte | BWE# ar | nd BW1 | # through | BW4#, any | one or | | | may be w | | | | WRITE all byte NOTE: Using S-THROUGH | BWE# ar | nd BW1 | # through | | one or | | | may be w | NEXT CYCLE | | PRI<br>OPERATION<br>Initiate WRITE | WRITE all byte NOTE: Using S-THROUGH | BWE# ar | TABL OPERA | # through | BW4#, any | one or | more b | oytes i | may be w | HEXT CYCLE | | PRIOPERATION Initiate WRITE Address = A(n- Initiate WRITE | WRITE all byte NOTE: Using S-THROUGH 1 EVIOUS CYCLE1 cycle, all bytes | BWE# au | TABL OPERA Initiate Regist | # through E P TION READ cyler A(n), Q w cycle | BW4#, any | CLE CE# | more b | OE# | nay be w OPERA Read [ No car | NEXT CYCLE<br>FION<br>D(n) | | PRI OPERATION Initiate WRITE Address = A(n- Initiate WRITE Address = A(n- Initiate WRITE | WRITE all byte NOTE: Using S-THROUGH T EVIOUS CYCLE <sup>1</sup> cycle, all bytes 1), data = D(n-1) cycle, all bytes | BWE# at BW#s All L <sup>2.3</sup> | OPERA Initiate Regist No net | # through E P TION READ cyler A(n), Q w cycle (n-1) w cycle | BW4#, any | CLE CE# | BW#s | OE# | OPERA Read [ No car previous | NEXT CYCLE FION D(n) ry-over from | NOTE: - 1. Previous cycle may be either BURST or NONBURST cycle. - 2. BWE# is LOW when one or more BWn#s are LOW. - 3. GW# LOW will yield identical results. ### **TRUTH TABLE** | OPERATION | ADDRESS<br>USED | CE# | CE2# | CE2 | ZZ | ADSP# | ADSC# | ADV# | WRITE# | OE# | CLK | DQ | |------------------------------|-----------------|-----|------|-----|----|-------|-------|------|--------|-----|-----|--------| | Deselected Cycle, Power-down | None | Н | Х | Х | L | Х | L | Х | Х | Х | L-H | High-Z | | Deselected Cycle, Power-down | None | L | Х | L | L | L | Х | Х | Х | Х | L-H | High-Z | | Deselected Cycle, Power-down | None | L | Н | Х | L | L | Х | Х | Х | Х | L-H | High-Z | | Deselected Cycle, Power-down | None | L | Х | L | L | Н | L | Х | X | Х | L-H | High-Z | | Deselected Cycle, Power-down | None | L | Н | Х | L | Н | L | Х | X | Х | L-H | High-Z | | SNOOZE MODE, Power-down | None | Х | Х | Х | Ι | Х | Х | Х | Х | Х | Χ | High-Z | | READ Cycle, Begin Burst | External | L | L | Н | L | L | Х | Х | Х | L | L-H | Ø | | READ Cycle, Begin Burst | External | L | L | Н | L | L | Х | Х | Х | Н | L-H | High-Z | | WRITE Cycle, Begin Burst | External | L | L | Н | L | Н | L | Х | L | Х | L-H | D | | READ Cycle, Begin Burst | External | L | L | H | L | Н | L | Х | Н | L | L-H | Q | | READ Cycle, Begin Burst | External | L | L | Н | L | Н | L | Х | Н | Н | L-H | High-Z | | READ Cycle, Continue Burst | Next | Х | X | Х | L | Н | Н | L | Н | L | L-H | Q | | READ Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | Н | Н | L-H | High-Z | | READ Cycle, Continue Burst | Next | Н | Х | X | L | Х | Н | L | Н | L | L-H | Q | | READ Cycle, Continue Burst | Next | Н | Х | X | L | Х | Н | L | Н | Н | L-H | High-Z | | WRITE Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | L | Х | L-H | D | | WRITE Cycle, Continue Burst | Next | Н | Х | х | L | Х | Н | L | L | Х | Ļ-H | D | | READ Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Н | Н | L | L-H | Q | | READ Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Н | Н | Н | L-H | High-Z | | READ Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | Н | L | L-H | Q | | READ Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | Н | Н | L-H | High-Z | | WRITE Cycle, Suspend Burst | Current | Х | Х | х | L | Н | Н | Н | L | Х | L-H | D | | WRITE Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | L | Х | L-H | D | ### NOTE: - X means "don't care." H means logic HIGH. L means logic LOW. WRITE#=L means any one or more byte write enable signals (BW1#, BW2#, BW3# or BW4#) and BWE# are LOW or GW# is LOW. WRITE#=H means all byte write enable signals and GW# are HIGH. - BW1# enables WRITEs to Byte 1 (DQ1-DQ8, DQP1). BW2# enables WRITEs to Byte 2 (DQ9-DQ16, DQP2). BW3# enables WRITEs to Byte 3 (DQ17-DQ24, DQP3). BW4# enables WRITEs to Byte 4 (DQ25-DQ32, DQP4). DQP1, DQP2, DQP3 and DQP4 are only available on the x36 version. - All inputs except OE# and ZZ must meet setup and hold times around the rising edge (LOW to HIGH) of CLK. - 4. Wait states are inserted by suspending burst. - 5. For a WRITE operation following a READ operation, OE# must be HIGH before the input data setup time and held HIGH throughout the input data hold time. - 6. This device contains circuitry that will ensure the outputs will be in High-Z during power-up. - 7. ADSP# LOW always initiates an internal READ at the L-H edge of CLK. A WRITE is performed by setting one or more byte write enable signals and BWE# LOW or GW# LOW for the subsequent L-H edge of CLK. Refer to WRITE timing diagram for clarification. ## MICHON ### MT58LC128K32/36C5 128K x 32/36 SYNCBURST SRAM ### **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on VCC Supply Relative to Vss | 0.5V to +4.6V | |---------------------------------------|------------------| | V <sub>IN</sub> | 0.5V to Vcc+0.5V | | Storage Temperature (plastic) | 55°C to +150°C | | Junction Temperature** | +150°C | | Short Circuit Output Current | 100mA | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. \*\*Maximum junction temperature depends upon package type, cycle time, loading, ambient temperature and airflow. See Micron Technical Note TN-05-14 for more information. ### **ELECTRICAL CHARACTERISTICS AND RECOMMENDED DC OPERATING CONDITIONS** $(0^{\circ}C \le T_{\Delta} \le 70^{\circ}C; Vcc = +3.3V +10\%/-5\%$ unless otherwise noted) | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |------------------------------|---------------------------------------|--------|-------|-----------|-------|-------| | Input High (Logic 1) Voltage | | ViH | 2.0 | Vcc + 0.3 | V | 1, 2 | | Input Low (Logic 0) Voltage | | VIL | -0.3 | 0.8 | ٧ | 1, 2 | | Input Leakage Current | 0V ≤ Vin ≤ Vcc | 1L: | -1 | 1 | μΑ | 15 | | Output Leakage Current | Output(s) disabled,<br>0V ≤ Vın ≤ Vcc | ILo | -1 | 1 | μА | | | Output High Voltage | loн = -4.0mA | Vон | 2.4 | | ٧ | 1, 12 | | Output Low Voltage | loL = 8.0mA | Vol | | 0.4 | ٧ | 1, 12 | | Supply Voltage | | Vcc | 3.135 | 3.6 | ٧ | 1 | | | | | | | | MAX | | | | | |------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|-----|-----|-----|-------|--------------| | DESCRIPTION | CONDITIONS | SYM | TYP | -7.5 | -8.5 | -10 | -11 | -15 | UNITS | NOTES | | Power Supply<br>Current: Operating | Device selected; All inputs ≤ V <sub>IL</sub><br>or ≥ V <sub>IH</sub> ; Cycle time ≥ <sup>t</sup> KC MIN;<br>Vcc = MAX; Outputs open | Icc | 100 | 360 | 350 | 300 | 250 | 200 | mA | 3, 13,<br>14 | | Power Supply<br>Current: Idle | Device selected; Vcc = MAX;<br>ADSC#, ADSP#, GW#, BW#s, ADV#≥VIH;<br>All inputs ≤ Vss +0.2 or ≥ Vcc -0.2;<br>Cycle time ≥ <sup>t</sup> KC MIN | lcc1 | 18 | 90 | 80 | 80 | 75 | 60 | mA | 13, 14 | | CMOS Standby | Device deselected; Vcc = MAX;<br>All inputs ≤ Vss +0.2 or ≥ Vcc -0.2;<br>All inputs static; CLK frequency = 0 | IsB2 | 0.5 | 5 | 5 | 5 | 5 | 5 | mA | 13, 14 | | TTL Standby | Device deselected; Vcc = MAX;<br>All inputs ≤ Vı∟ or ≥ Vıн;<br>All inputs static; CLK frequency = 0 | Isas | 15 | 25 | 25 | 25 | 25 | 25 | mA | 13, 14 | | Clock Running | Device deselected; Vcc = MAX;<br>All inputs ≤ Vss +0.2 or ≥ Vcc -0.2;<br>Cycle time ≥ <sup>t</sup> KC MIN | ISB4 | 18 | 90 | 80 | 80 | 75 | 60 | mA | 13, 14 | ## MICHON ### **CAPACITANCE** | DESCRIPTION | CONDITIONS | SYMBOL | TYP | MAX | UNITS | NOTES | |-------------------------------|-----------------------------------|--------|-----|-----|------------|-------| | Control Input Capacitance | $T_A = 25^{\circ}C$ ; $f = 1 MHz$ | Cı | 3 | 4 | pF | 4 | | Input/Output Capacitance (DQ) | Vcc = 3.3V | Co | 4 | 5 | p <b>F</b> | 4 | | Address Capacitance | | CA | 3 | 3.5 | pF | 4 | | Clock Capacitance | | Сск | 2.5 | 3 | pF | 4 | ### THERMAL CONSIDERATIONS | DESCRIPTION | CONDITIONS | SYMBOL | TQFP TYP | UNITS | NOTES | |------------------------------------------|-------------------------------------------|-----------------|----------|-------|-------| | Thermal resistance - Junction to Ambient | Still air, soldered on 4.25 x 1.125-inch, | $\theta_{JA}$ | 28 | °C/W | 4 | | Thermal resistance - Junction to Case | 4-layer printed circuit board | θ <sub>JC</sub> | 4 | °C/W | 4 | ### **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS** (Note 5) (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C; Vcc = +3.3V +10%/-5%) | DESCRIPTION | | -7 | .5 | | 1.5 | | 10 | -1 | 1 | - | 15 | | | |-----------------------------------------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|------------| | DESCRIPTION | SYM | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Clock | | | | | | | | | | | | | | | Clock cycle time | <sup>t</sup> KC | 7.5 | | 8.5 | | 10 | | 11 | | 15 | T | ns | | | Clock frequency | <sup>t</sup> KF | | 133 | | 117 | | 100 | | 90 | | 66 | MHz | | | Clock HIGH time | ЧКН | 1.9 | | 2.5 | | 3.2 | | 3.8 | | 5 | | ns | | | Clock LOW time | †KL | 1.9 | | 2.5 | | 3.2 | | 3.8 | | 5 | | ns | | | Output Times | | | | | | | | | | | | | | | Clock to output valid | ¹KQ | | 4.5 | | 5 | | 5 | | 6 | | 7 | ns | | | Clock to output invalid | ¹KQX | 1.5 | | 1.5 | | 1.5 | | 2 | | 2 | | ns | 6 | | Clock to output in Low-Z | <sup>t</sup> KQLZ | 1.5 | | 1.5 | | 1.5 | | 2 | | 2 | | ns | 4, 6, 7, 8 | | Clock to output in High-Z | †KQHZ | | 4.5 | | 5 | | 5 | | 5 | | 6 | ns | 4, 6, 7, 8 | | OE# to output valid | ¹0EQ | | 4.5 | | 5 | | 5 | | 5 | | 5 | ns | 10 | | OE# to output in Low-Z | ¹OELZ | 0 | | 0 | | 0 | | 0 | | 0 | | ns | 4, 6, 7, 8 | | OE# to output in High-Z | OEHZ | | 3 | | 4 | | 4 | | 5 | | 6 | ns | 4, 6, 7, 8 | | Setup Times | | | | | | | | | | | | | | | Address | †AS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | 9, 11 | | Address Status (ADSC#, ADSP#) | †ADSS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | 9. 11 | | Address Advance (ADV#) | IAAS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | 9. 11 | | Write Signals<br>(BW1#-BW4#, BWE#, GW#) | tws | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | 9.11 | | Data-in | <sup>†</sup> DS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | 9, 11 | | Chip Enables (CE#, CE2#, CE2) | <sup>1</sup> CES | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | 9, 11 | | Hold Times | | | | | | | | | | _ | | | | | Address | tAH. | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 9, 11 | | Address Status (ADSC#, ADSP#) | †ADSH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 9, 11 | | Address Advance (ADV#) | <sup>t</sup> AAH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 9, 11 | | Write Signals<br>(BW1#-BW4#, BWE#, GW#) | tWH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 9, 11 | | Data-in | <sup>t</sup> DH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 9, 11 | | Chip Enables (CE#, CE2#, CE2) | ¹CEH | 0.5 | | 0.5 | l | 0.5 | | 0.5 | | 0.5 | | ns | 9, 11 | ### **AC TEST CONDITIONS** | Input pulse levels Vss to 3.0V | |------------------------------------| | Input rise and fall times 2.5ns | | Input timing reference levels 1.5V | | Output reference levels 1.5V | | Output load See Figures 1 and 2 | Figure 1 OUTPUT LOAD EQUIVALENT Figure 2 OUTPUT LOAD EQUIVALENT ### **NOTES** - 1. All voltages referenced to Vss (GND). - 2. Overshoot: $V_{IH} \le +4.6V$ for $t \le {}^tKC$ /2 for $I \le 20mA$ Undershoot: $V_{IL} \ge -0.7V$ for $t \le {}^tKC$ /2 for $I \le 20mA$ Power-up: $V_{IH} \le +3.6V$ and $V_{CC} \le 3.135V$ for $t \le 200ms$ - Icc is given with no output current. Icc increases with greater output loading and faster cycle times. - This parameter is sampled. - Test conditions as specified with the output loading as shown in Figure 1 unless otherwise noted. - Output loading is specified with C<sub>L</sub> = 5pF as in Figure 2. - Transition is measured ±500mV from steady state voltage. - Reference Technical Note TN-58-09, "Synchronous SRAM Bus Contention Design Considerations," for a more thorough discussion on these parameters. - A WRITE cycle is defined by at least one byte write enable LOW and ADSP# HIGH for the required setup and hold times. A READ cycle is defined by all byte write enables HIGH and (ADSC# or ADV# LOW) or ADSP# LOW for the required setup and hold times. - 10. OE# is a "don't care" when a byte write enable is sampled LOW. - This is a synchronous device. All addresses must meet the specified setup and hold times for all rising - edges of CLK when either ADSP# or ADSC# is LOW and chip enabled. All other synchronous inputs must meet the setup and hold times with stable logic levels for all rising edges of clock (CLK) when the chip is enabled. Chip enable must be valid at each rising edge of CLK (when either ADSP# or ADSC# is LOW) to remain enabled. - 12. The load used for VOH, VOL testing is shown in Figure 2. AC load current is higher than the shown DC values. AC I/O curves are available upon request. - "Device Deselected" means device is in POWER-DOWN mode as defined in the Truth Table. "Device Selected" means device is active (not in POWER-DOWN mode). - 14. Typical values are measured at 3.3V, 25°C and 15ns cycle time. - 15. MODE pin has an internal pull-up and exhibits an input leakage current of $\pm 10\mu A$ . ### LOAD DERATING CURVES Micron 128K $\times$ 32 and 128K $\times$ 36 Synchronous SRAM timing is dependent upon the capacitive loading on the outputs. The data sheet is written assuming a load of 30pF. For a more accurate derating calculation, see the capacitive loading derating curves in Micron Technical Note TN-58-11, "3.3V Synchronous SRAM Capacitive Loading." ### SNOOZE MODE SNOOZE MODE is a low current, "power-down" mode in which the device is deselected and current is reduced to ISB2. The duration of SNOOZE MODE is dictated by the length of time the ZZ pin is in a HIGH state. After entering SNOOZE MODE, all inputs except ZZ become gated inputs and are ignored. The ZZ pin (pin 64) is an asynchronous, active HIGH input that causes the device to enter SNOOZE MODE. When the ZZ pin becomes a logic HIGH, ISB2 is guaranteed after the setup time <sup>t</sup>ZZ is met. Any access pending when entering SNOOZE MODE is not guaranteed to successfully complete. Therefore, SNOOZE MODE must not be initiated until valid pending operations are completed. ### SNOOZE MODE ELECTRICAL CHARACTERISTICS | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |------------------------------------|------------|-------------------|--------|--------|-------|-------| | Current during SNOOZE MODE | ZZ ≥ ViH | Isb2Z | | 5 | mA | | | ZZ active to input ignored | | tZZ | | 2(tKC) | ns | 1 | | ZZ inactive to input sampled | | <sup>t</sup> RZZ | 2(tKC) | | ns | 1 | | ZZ active to snooze current | | tZZI | | 2(tKC) | ns | 1 | | ZZ inactive to exit snooze current | | <sup>t</sup> RZZI | 0 | | ns | 1 | NOTE: 1. This parameter is sampled. ### **SNOOZE MODE WAVEFORM** \* Except ZZ DON'T CARE ### **READ TIMING PARAMETERS** | | -7.5 | | -8.5 | | -1 | -10 | | 1 | -1 | 5 | | |-------------------|------|-----|------|-----|-----|-----|-----|-----|-----|-----|-------| | SYM | MIN | MAX | Min | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | ¹KC | 7.5 | | 8.5 | | 10 | | 11 | | 15 | | ns | | ¹KF | | 133 | | 117 | | 100 | | 90 | | 66 | MHz | | ¹КН | 1.9 | Γ. | 2.5 | | 3.2 | | 3.8 | | 5 | | ns | | <sup>t</sup> KL | 1.9 | | 2.5 | | 3.2 | | 3.8 | | 5 | | ns | | ¹KQ | | 4.5 | | 5 | | 5 | | 6 | | 7 | ns | | †KQX | 1.5 | | 1.5 | | 1.5 | | 2 | | 2 | | ns | | 'KQLZ | 1.5 | | 1.5 | | 1.5 | | 2 | | 2 | | ns | | 'KQHZ | | 4.5 | | 5 | | 5 | | 5 | | 6 | ns | | <sup>†</sup> OEQ | | 4.5 | | 5 | | 5 | | 5 | | 5 | ns | | <sup>t</sup> OELZ | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> OEHZ | | 3 | | 4 | | 4 | | 5 | | 6 | ns | | | -7 | .5 | -8.5 | | -10 | | -1 | 11 | -1 | 5 | | |-------------------|-----|-----|------|-----|-----|-----|-----|-----|-----|-----|-------| | SYM | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | <sup>t</sup> ADSS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | กร | | <sup>t</sup> AAS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | ™S | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | пѕ | | CES | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | пѕ | | <sup>t</sup> AH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | <sup>t</sup> ADSH | 0.5 | | 0.5 | | 0.5 | | 0.5 | Ī | 0.5 | | ns | | <sup>t</sup> AAH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | ™H | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | пş | | €EH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | - NOTE: 1. Q(A2) refers to output from address A2. Q(A2+1) refers to output from the next internal burst address following A2. - CE2# and CE2 have timing identical to CE#. On this diagram, when CE# is LOW, CE2# is LOW and CE2 is HIGH. When CE# is HIGH, CE2# is HIGH and CE2 is LOW. - Timing is shown assuming that the device was not enabled before entering into this sequence. OE# does not cause Q to be driven until after the following clock rising edge. - 4. Outputs are disabled within two clock cycles after deselect. ### **WRITE TIMING** ## DON'T CARE ### WRITE TIMING PARAMETERS | | -7.5 | | -8.5 | | -10 | | -11 | | -1 | | | |-----------------|------|-----|------|-----|-----|-----|-----|-----|-----|-----|-------| | SYM | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | ŧкс | 7.5 | | 8.5 | | 10 | | 11 | | 15 | | ns | | <sup>t</sup> KF | | 133 | | 117 | | 100 | | 90 | | 66 | MHz | | Ϋ́Н | 1.9 | | 2.5 | | 3.2 | | 3.8 | | 5 | | ns | | <sup>t</sup> KL | 1.9 | | 2.5 | | 3.2 | | 3.8 | | 5 | | ns | | OEHZ | | 3 | | 4 | | 4 | | 5 | | 6 | ns | | †AS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | †ADSS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | tAAS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | ¹W\$ | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | | -7 | 7.5 -8.5 | | -10 | | -11 | | -15 | | | | |-------------------|-----|----------|-----|-----|-----|-----|-----|-----|-----|-----|-------| | SYM | MIN | MAX | MIN | MAX | MłN | MAX | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> DS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | <sup>1</sup> CES | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | <sup>t</sup> AH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | <sup>t</sup> ADSH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | <sup>t</sup> AAH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | tWH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | <sup>t</sup> DH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | (CEH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | - NOTE: 1. D(A2) refers to input for address A2. D(A2+1) refers to input for the next internal burst address following A2. - CE2# and CE2 have timing identical to CE#. On this diagram, when CE# is LOW, CE2# is LOW and CE2 is HIGH. When CE# is HIGH, CE2# is HIGH and CE2 is LOW. - OE# must be HIGH before the input data setup and held HIGH throughout the data hold time. This prevents input/output data contention for the time period prior to the byte write enable inputs being sampled. - 4. ADV# must be HIGH to permit a WRITE to the loaded address. - 5. Full-width WRITE can be initiated by GW# LOW or GW# HIGH and BWE#, BW1#-BW4# LOW. ### **READ/WRITE TIMING** †KI. ADSP# ADSC# АЗ ADDRESS BWE#. BW1#-BW4# CES CEH CE# (NOTE 2) ADV QE# ¹kQ tos toh I TOP 2 D(A3) D(A5) (D(A6) n 'OEHZ |→ ¹KQLZ (NOTE 1) Q(A3) Q(A4) Q(A4+1) Q(A4+2) Q(A4+3) a Q(A1) XX Q(A2) Back-to-Back READs - Single WRITE BURST READ Back-to-Back READ DON'T CARE W UNDEFINED ### **READ/WRITE TIMING PARAMETERS** | | -7 | .5 | -8 | .5 | - | 10 | -1 | 11 | -1 | 5 | | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------| | SYM | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | †KC | 7.5 | | 8.5 | | 10 | | 11 | | 15 | | ns | | ¹KF | | 133 | | 117 | | 100 | | 90 | | 66 | MHz | | ¹КН | 1.9 | | 2.5 | | 3.2 | | 3.8 | | 5 | | ns | | ¹KL | 1.9 | | 2.5 | | 3.2 | | 3.8 | | 5 | | ns | | †KQ | | 4.5 | | 5 | | 5 | | 6 | | 7 | ns | | ¹KQLZ | 1.5 | | 1.5 | | 1.5 | | 2 | | 2 | | ns | | OELZ | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> OEHZ | | 3 | | 4 | | 4 | | 5 | | 6 | пs | | tAS. | 2.2 | Г | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | | -7 | .5 | -8 | .5 | -1 | 10 | -1 | 11 | -1 | 5 | | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------| | SYM | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | IADSS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | †WS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | <sup>t</sup> DS | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | CES | 2.2 | | 2.2 | | 2.2 | | 2.5 | | 2.5 | | ns | | ¹AH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | <sup>1</sup> ADSH | 0.5 | | 0.5 | | 0.5 | Γ | 0.5 | | 0.5 | | ns | | ¹WH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | †DH | 0.5 | | 0.5 | | 0.5 | l | 0.5 | | 0.5 | | ns | | ¹CEH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | - NOTE: 1. Q(A4) refers to output from address A4. Q(A4+1) refers to output from the next internal burst address following A4. - 2. CE2# and CE2 have timing identical to CE#. On this diagram, when CE# is LOW, CE2# is LOW and CE2 is HIGH. When CE# is HIGH, CE2# is HIGH and CE2 is LOW - 3. The data bus (Q) remains in High-Z following a WRITE cycle unless an ADSP#, ADSC# or ADV# cycle is performed. - 4. GW# is HIGH. - 5. Back-to-back READs may be controlled by either ADSP# or ADSC#.