## **RC5050** # Programmable DC-DC Converter for Low Voltage Microprocessors #### **Features** - Programmable output from 1.3V to 3.5V - 85% efficiency typical - 1% output accuracy - Oscillator frequency adjustable from 80KHz to 1MHz - On-chip Power Good and Enable functions - Over-Voltage Protection - · Foldback current limiting - · Precision trimmed low TC voltage reference - 20 pin SOIC package - Meets Intel Pentium<sup>®</sup> II specifications using minimum number of external components ## **Applications** - Programmable power supply for Pentium II - Voltage Regulator Module (VRM) for Pentium II processors - · Programmable step-down power supply ## **Description** The RC5050 is a DC-DC controller IC which provides an accurate, programmable output for all Pentium II CPU applications. The RC5050 uses a 5-bit D/A converter to program the output voltage from 1.3V to 3.5V. The RC5050 uses a high level of integration to deliver load currents in excess of 15A from a 5V source with minimal external circuitry. Nonsynchronous operation allows a low cost solution for most CPU power supply applications. The internal oscillator can be programmed from 80KHz to 1MHz for additional flexibility in choosing external components. An on-board precision low TC reference achieves tight tolerance voltage regulation without expensive external components. The RC5050 also offers integrated functions including Power Good, Output Enable, over-voltage protection and current limiting. ## **Block Diagram** ## **Pin Assignments** ## **Pin Definitions** | Pin<br>Number | Pin<br>Name | Pin Function Description | |---------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CEXT | Oscillator Capacitor Connection. Connecting an external capacitor to this pin sets the internal oscillator frequency. Layout of this pin is critical to system performance. See Application Information for details. | | 2 | ENABLE | <b>Output Enable</b> . Open collector/TTL input. Logic LOW will disable output. A 10K $\Omega$ internal pull-up resistor assures correct operation if pin is left unconnected. | | 3 | PWRGD | <b>Power Good Flag</b> . Open collector output will be at logic HIGH under normal operation. Logic LOW indicates output voltage is not within $\pm 12\%$ of nominal. | | 4 | IFB | <b>High Side Current Feedback</b> . Pins 4 and 5 are used as the inputs for the current feedback control loop and as the short circuit current sense points. Layout of these traces is critical to system performance. See Application Information for details. | | 5 | VFB | <b>Voltage Feedback</b> . Pin 5 is used as the input for the voltage feedback control loop and as the low side current feedback input. Layout of this trace is critical to system performance. See Application Information for details. | | 6 | VCCA | <b>Analog Vcc</b> . Connect to system 5V supply and decouple to ground with $0.1\mu F$ ceramic capacitor. | | 7 | VCCD | <b>Digital Vcc</b> . Connect to system 5V supply and decouple to ground with 4.7μF tantalum capacitor. | | 8 | VID4 | <b>VID4</b> Input. A logic 1 on this open collector/TTL input will enable the VID3–VID0 inputs to set the output from 2.1V to 3.5V, and a logic 0 on this pin will set the output from 1.3V to 2.05V, as shown in Table 1. Pullup resistors are internal to the controller. | | 9, 11 | NC | <b>No Internal Connection</b> . Connection of these pins to system ground will improve the thermal dissipation characteristics of the package. | | 10 | GNDP | <b>Power Ground</b> . Return pin for high currents flowing in pins 12 and 13 (HIDRV and VCCQP). Connect to low impedance ground. | | 12 | HIDRV | <b>FET Driver Output</b> . Connect this pin to the gates of N-channel MOSFETs M1 and M2 in Figure 1. The trace from this pin to the MOSFET gates should be < 0.5". | | 13 | VCCQP | <b>Power Vcc</b> . This is the power supply for the FET driver. VCCQP must be connected to a voltage of at least VCCA + VGS,ON (M1). See Application Information for details. | | 14 | GNDD | <b>Digital Ground</b> . Return path for digital logic. This pin should be connected to system ground to minimize ground loops. | | 15 | GNDA | <b>Analog Ground</b> . Return path for low power analog circuitry. Connect to system ground to minimize ground loops. | | 16 | VREF | <b>Reference Voltage Test Point</b> . This pin provides access to the DAC output and should be decoupled to ground using a $0.1\mu F$ capacitor. No load should be connected. | | 17–20 | VID3–<br>VID0 | <b>Voltage Identification (VID) Code Inputs</b> . These open collector/TTL compatible inputs will program the output voltage over the ranges specified in Table 1. Pullup resistors are internal to the controller. | ## **Absolute Maximum Ratings** | Supply Voltages, VCCA, VCCD, VCCQP | 13V | |-----------------------------------------------|--------------| | Voltage Identification Code Inputs, VID4-VID0 | 13V | | Junction Temperature, TJ | 150°C | | Storage Temperature | -65 to 150°C | | Lead Soldering Temperature, 10 seconds | 300°C | ## **Operating Conditions** | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------------------------------|-------------------------|----------|------|------------|------------| | Supply Voltages, VCCA and VCCD | | 4.5 | 5 | 7 | ٧ | | Output Driver Supply, VCCQP | | 8.5 | | 12 | ٧ | | Input Logic HIGH | | 2.0 | | | ٧ | | Input Logic LOW | | | | 0.8 | V | | PWRGD Threshold | Logic HIGH<br>Logic LOW | 93<br>88 | | 107<br>112 | %Vo<br>%Vo | | Ambient Operating Temperature | | 0 | | 70 | °C | #### **Electrical Characteristics** (VCCA, VCCD = 5V, VOUT = 2.8V, Fosc = 300 KHz, and TA = +25°C using Figure 1, unless otherwise specified) The • denotes specifications which apply over the full operating temperature range. | Parameter Conditions | | | Min. | Тур. | Max. | Units | |----------------------------------------------------------------------------------|----------------------------------------------------------------|---|--------------|--------------|--------------|-------| | Output Voltage | See Table 1 | • | 1.3 | | 3.5 | V | | Output Current | | | | 13 | | Α | | Initial Voltage Setpoint | ILOAD = 0.8A | | | ±20 | | mV | | Output Temperature Drift | T <sub>A</sub> = 0 to 60°C | • | | +10 | | mV | | Load Regulation | ILOAD = 0.8A to 13A | • | | -25 | | mV | | Line Regulation | V <sub>IN</sub> = 4.75 to 5.25V | • | | ±2 | | mV | | Output Ripple | 20MHz BW, ILOAD = 13A | | | ±11 | | mV | | Output Voltage Regulation<br>Steady State <sup>1</sup><br>Transient <sup>2</sup> | VOUT = 2.8V, ILOAD = 0.8 – 15A<br>ILOAD = 0.8 to 14.2A, 30A/μs | • | 2.74<br>2.67 | 2.80<br>2.80 | 2.90<br>2.93 | V | | Short Circuit Detect Threshold | | • | 100 | 120 | 140 | mV | | Efficiency | ILOAD = 13A, VOUT = 2.8V | • | 80 | 85 | | % | | Output Driver Rise and Fall<br>Time | See Figure 2 | | | 50 | | ns | | Turn-on Response Time | ILOAD = 0 to 13A | | | | 10 | ms | | Oscillator Range | | | 80 | 300 | 1000 | KHz | | Oscillator Frequency | CEXT = 100 pF | | 270 | 300 | 330 | KHz | | Max Duty Cycle | PWM mode | | 90 | 95 | | % | #### Notes: - Steady State Voltage Regulation includes Initial Voltage Setpoint, DC load regulation, output ripple/noise and temperature drift - 2. These specifications assume a minimum of 20, 1μF ceramic capacitors are placed directly next to the CPU in order to provide adequate high-speed decoupling. For motherboard applications, the PCB layout must exhibit no more than 0.5mΩ parasitic resistance and 1nH parasitic inductance between the converter output and the CPU. **Table 1. Output Voltage Programming Codes** | VID4 | VID3 | VID2 | VID1 | VID0 | V <sub>OUT</sub> to CPU | |------|------|------|------|------|-------------------------| | 0 | 1 | 1 | 1 | 1 | 1.30V | | 0 | 1 | 1 | 1 | 0 | 1.35V | | 0 | 1 | 1 | 0 | 1 | 1.40V | | 0 | 1 | 1 | 0 | 0 | 1.45V | | 0 | 1 | 0 | 1 | 1 | 1.50V | | 0 | 1 | 0 | 1 | 0 | 1.55V | | 0 | 1 | 0 | 0 | 1 | 1.60V | | 0 | 1 | 0 | 0 | 0 | 1.65V | | 0 | 0 | 1 | 1 | 1 | 1.70V | | 0 | 0 | 1 | 1 | 0 | 1.75V | | 0 | 0 | 1 | 0 | 1 | 1.80V | | 0 | 0 | 1 | 0 | 0 | 1.85V | | 0 | 0 | 0 | 1 | 1 | 1.90V | | 0 | 0 | 0 | 1 | 0 | 1.95V | | 0 | 0 | 0 | 0 | 1 | 2.00V | | 0 | 0 | 0 | 0 | 0 | 2.05V | | 1 | 1 | 1 | 1 | 1 | No CPU | | 1 | 1 | 1 | 1 | 0 | 2.1V | | 1 | 1 | 1 | 0 | 1 | 2.2V | | 1 | 1 | 1 | 0 | 0 | 2.3V | | 1 | 1 | 0 | 1 | 1 | 2.4V | | 1 | 1 | 0 | 1 | 0 | 2.5V | | 1 | 1 | 0 | 0 | 1 | 2.6V | | 1 | 1 | 0 | 0 | 0 | 2.7V | | 1 | 0 | 1 | 1 | 1 | 2.8V | | 1 | 0 | 1 | 1 | 0 | 2.9V | | 1 | 0 | 1 | 0 | 1 | 3.0V | | 1 | 0 | 1 | 0 | 0 | 3.1V | | 1 | 0 | 0 | 1 | 1 | 3.2V | | 1 | 0 | 0 | 1 | 0 | 3.3V | | 1 | 0 | 0 | 0 | 1 | 3.4V | | 1 | 0 | 0 | 0 | 0 | 3.5V | #### Note: 4 <sup>0 =</sup> processor pin is tied to GND 1 = processor pin is open. ## **Typical Operating Characteristics** (VCCA, VCCD = 5V, fosc = 280 KHz, and TA = +25°C using circuit in Figure 1, unless otherwise noted) ## Typical Operating Characteristics (continued) 65-5050-0 Time (10ms/division) Time (10ms/division) ### **Test Circuit** Figure 1. 15A Application Circuit for Pentium II Processor Figure 2. Output Driver Test Circuit Table 2. Recommended Bulk Capacitors for CPU-based Applications | Application | Output<br>Current | CIN | Cout | COUT Maximum<br>ESR | RSENSE | |-----------------------------------------------------------------------------|-------------------|----------------------------------------|----------------------------------------|---------------------|--------| | Motorola PowerPC<br>603/604 Motherboard | 7 <b>A</b> | 2 x 1500μF, 6V<br>Sanyo<br>6MV1500CX | 2 x 1500μF, 6V<br>Sanyo<br>6MV1500SX | 22mΩ | 10.5mΩ | | Intel Pentium II Klamath<br>Motherboard | 14.2 | 3 x 1200μF, 10V<br>Sayno<br>10MV1200EG | 5 x 1500μF, 6.3V<br>Sanyo<br>6MV1500GX | 9.0mΩ | 5.5mΩ | | Intel Pentium II<br>Motherboard (All versions<br>including next generation) | 15A | 3 x 1200μF, 10V<br>Sayno<br>10MV1200EG | 7 x 1500μF, 6.3V<br>Sanyo<br>6MV1500GX | 6.0mΩ | 5.0mΩ | Table 3. RC5050 Application Bill of Materials for Intel Pentium II Processors | Reference | Manufacturer Part # | Description | Requirements/Comments | |------------------|---------------------------------|--------------------------------------------------|---------------------------------------------------------------| | C4, C5, C7–C11 | Panasonic<br>ECU-V1H104ZFX | 0.1μF 50V capacitor | | | Cext | Panasonic<br>ECU-V1H121JCG | 100pF capacitor | | | C12, C6 | Panasonic<br>ECSH1CY105R | 1μF 16V capacitor | | | C <sub>IN</sub> | Sanyo<br>10MV1200EG | 1200μF 10V electrolytic capacitor 10mm x 20mm | ESR < 62mΩ<br>See Table 2 | | C <sub>OUT</sub> | Sanyo<br>6MV1500GX | 1500μF 6.3V electrolytic capacitor 10mm x 20mm | ESR < 44mΩ<br>See Note 1 and Table 2 | | DS1 | Motorola MBR2015CT | Schottky Diode | Vf < 0.52 at If = 10A | | D1 | 1N4735A | 6.2V Zener Diode,<br>Motorola | | | L1 | Skynet<br>320-8107 | 1.3μH, 14A inductor<br>DCR ~ 2.5mΩ | See Note 2 | | L2 | Skynet<br>320-6110 | 2.5μH, 11A inductor<br>DCR ~ 6mΩ | See Note 3 | | M1, M2 | International Rectifier IRL3103 | N-Channel Logic Level<br>Enhancement Mode MOSFET | RDS(ON) < $19mΩ$<br>VGS < $4.5V$ , ID = $15A$<br>See Note $4$ | | RSENSE | Copel<br>AWG#18 | 5.5mΩ CuNi Alloy Wire Resistor | | | R5 | Panasonic<br>ERJ-6GEY050Y | 47Ω 5% resistor | | | R6 | Panasonic<br>ERJ-6ENF10.0KV | 10KΩ 5% resistor | | #### Notes: - 1. In order to meet the voltage transient requirements for the Intel Pentium II Motherboard application, the equivalent ESR of the output capacitors must not exceed 7.5mΩ. In order to satisfy the specified Output Voltage Regulation requirements for V<sub>OUT</sub> = 1.8V at 15A for next generation processors, the output capacitors must exhibit no more than 6.0mΩ equivalent ESR for a motherboard application. The use of the capacitors recommended in Table 1 will address this and other voltage specifications without significant added cost, although it is left up to the user to specify the components used. Please refer to Application Bulletin 5 for additional considerations required to meet the Intel Pentium II voltage transient specifications. - 2. To optimize a converter for 15A at 1.8V output, fsw = 300 kHz, change the value of L1 to 1.24µH. - 3. Inductor L2 is recommended to isolate the 5V input supply from current surges caused by MOSFET switching. L2 is not required for normal operation and may be omitted if desired. - 4. For 15A designs using IR3103 MOSFETs, heat sinks with thermal resistance ΘSA < 50°C/W should be used. ## **Application Information** #### Simple Step-Down Converter Figure 3. Simple Buck DC-DC Converter Figure 3 illustrates a step-down DC-DC converter with no feedback control. The derivation of the basic step-down converter will serve as a basis for the design equations for the RC5050. Referring to Figure 3, the basic operation begins by closing the switch S1. When S1 is closed, the input voltage V<sub>IN</sub> is impressed across inductor L1. The current flowing in this inductor is given by the following equation: $$I_{L} = \frac{(V_{IN} - V_{OUT})T_{ON}}{L1}$$ where Ton is the duty cycle (the time when S1 is closed). When S1 opens, the diode D1 will conduct the inductor current and the output current will be delivered to the load according to the equation: $$I_{L} = \frac{V_{OUT}(T_{S} - T_{ON})}{L1}$$ where Ts is the overall switching period and (Ts – ToN) is the time during which S1 is open. By solving these two equations, we can arrive at the basic relationship for the output voltage of a step-down converter: $$V_{OUT} = V_{IN} \left( \frac{T_{ON}}{T_S} \right)$$ In order to obtain a more accurate approximation for V<sub>OUT</sub>, we must also include the forward voltage V<sub>D</sub> across diode D1 and the switching loss, V<sub>S</sub>w. After taking into account these factors, the new relationship becomes: $$V_{OUT} = (V_{IN} + V_D - V_{SW}) \frac{T_{ON}}{T_S} - V_D$$ where $V_{SW} = MOSFET$ switching loss = $I_L \cdot RDS.ON$ #### The RC5050 Controller The RC5050 is a programmable DC-DC controller IC. When designed around the appropriate external components, The RC5050 can be configured to deliver more than 14.5A of output current. The RC5050 utilizes both current-mode and voltage-mode control to create an integrated step-down voltage regulator. During heavy loading conditions, the RC5050 functions as a PWM step down regulator. Under light loads, the controller goes into Pulse Frequency Modulation (PFM) or pulse-skipping mode. The controller will sense the load level and switch between the two modes automatically, thus optimizing its efficiency under all conditions. #### Main Control Loop For this discussion, refer to the Block Diagram on page 1 of the data sheet. The control loop of the regulator contains two main sections; the analog control block and the digital control block. The analog block consists of signal conditioning amplifiers feeding into a set of comparators which provide the inputs to the digital block. The signal conditioning section accepts inputs from the IFB (current feedback) and VFB (voltage feedback) pins and sets up two controlling signal paths. The voltage control path amplifies the VFB signal and presents the output to one of the summing amplifier inputs. The current control path takes the difference between the IFB and VFB pins and presents the resulting signal to another input of the summing amplifier. These two signals are then summed together with the slope compensation input from the oscillator. This output is then presented to a comparator, which provides the main PWM control signal to the digital control block. The additional comparators in the analog control section set the point at which the max current comparator disables the output drive signals to the external power MOSFETs. The digital control block is designed to take the comparator inputs along with the main clock signal from the oscillator and provide the appropriate pulses to the HIDRV output pin that controls the external power MOSFET(s). The digital section was designed utilizing high speed Schottky transistor logic, thus allowing the RC5050 to operate at clock speeds as high as 1MHz. #### **High Current Output Drivers** The RC5050 contains a high current output driver which utilizes high speed bipolar transistors arranged in a push-pull configuration. This driver is capable of delivering 1A of current in less than 100ns. The driver's power and ground are separated from the overall chip power and ground for additional switching noise immunity. The output driver power supply, VCCQP, is derived from an external 12V supply through a $47\Omega$ series resistor. The resulting voltage is sufficient to provide the gate-source voltage to the external MOSFET required in order to achieve a low RDS,ON. #### Internal Voltage Reference The reference included in the RC5050 is a precision bandgap voltage reference. The internal resistors are precisely trimmed to provide a near zero temperature coefficient (TC). Added to the reference output is the resulting output from an integrated 5-bit DAC. The DAC is provided in order to allow the DC-DC converter output to be directly programmable via a 5-bit digital input. When the VID4 pin is in the HIGH state, pins VID3–VID0 will scale the output voltage from 2V to 3.5V in 100mV increments. When the VID4 pin is pulled LOW, the output can be programmed from 1.3V to 2.05V in 50mV steps. For guaranteed stable operation under all operating conditions, a $0.1\mu F$ decoupling capacitor should be connected to the VREF pin. No load should be imposed upon this pin. #### Power Good (PWRGD) The RC5050 Power Good function is designed in accordance with the Pentium II DC-DC converter specifications and provides a constant voltage monitor on the VFB pin. The internal circuitry compares the VFB signal to the VREF voltage and outputs an active-low interrupt signal to the CPU should the power supply voltage exceed $\pm 10\%$ of its nominal setpoint. The Power Good flag provides no other control function to the RC5050. #### Output Enable (ENABLE) Intel specifications state that the DC-DC converter should accept an open collector signal for controlling the output voltage; a logic LOW on the ENABLE pin disables the output voltage. When disabled, the PWRGD output is in the low state. #### **Upgrade Present** Intel specifications state that the DC-DC converter should accept an open collector signal (UP#), used to indicate the presence of an upgrade processor. The typical state is high (standard processor). When in the low or ground state (OverDrive processor present), the output voltage must be disabled unless the converter can supply the OverDrive processor's power requirements. Because the RC5050 can supply the OverDrive processor requirements, the UP# signal is not required. #### **Over-Voltage Protection** The RC5050 provides a constant monitor of the output voltage for protection against over voltage conditions. If the voltage at the VFB pin exceeds 20% of the selected program voltage, an over-voltage condition will be assumed and the RC5050 will disable the output drive signal to the external MOSFET(s). #### **Short Circuit Protection** A current sense methodology is implemented to disable the output drive signal to the MOSFET(s) when an over-current condition is detected. The voltage drop created by the output current flowing across a sense resistor is presented to an internal comparator. When the voltage developed across the sense resistor exceeds the 120 mV comparator threshold voltage, the RC5050 will reduce the output duty cycle to protect the power devices. The DC-DC converter will return to normal operation after the fault has been removed, for either an over voltage or a short circuit condition. #### Oscillator The RC5050 oscillator section is implemented using a fixed current capacitor charging configuration. An external capacitor (CEXT) is used to preset the oscillator frequency between 80KHz and 1MHz. This scheme allows maximum flexibility in setting the switching frequency as well as in choosing external components. In general, a lower operating frequency will increase the peak ripple current flowing in the output inductor and thus require the use of a larger inductor value. Operation at lower frequencies also increases the amount of energy storage that must be provided by the bulk output capacitors during load transients due to the slower loop response of the controller. Additionally, the efficiency losses due to switching of the MOSFETs will increase as the operating frequency is increased. Therefore, efficiency will be optimized at lower operating frequencies. Due to the trend of increasing load current at lower supply voltages, an operating frequency of 300 KHz has been chosen to optimize efficiency while maintaining excellent output regulation and transient performance. ## Design Considerations and Component Selection #### **MOSFET Selection** This application requires the use of N-channel, Logic Level Enhancement Mode Field Effect Transistors. Desired characteristics are as follows: - Low Static Drain-Source On-Resistance, RDS.ON< 37 mΩ (lower is better).</li> - Low gate drive voltage, VGS ≤ 4.5V. - Power package with low Thermal Resistance. - Drain current rating of 20A minimum. - Drain-Source voltage > 15V The on-resistance (RDS,ON) is the primary parameter for MOSFET selection. The on-resistance determines the power dissipation of the MOSFET and therefore significantly affects the efficiency of the DC-DC Converter. Table 4 presents a list of suitable MOSFETs for this application. #### Two MOSFETs in Parallel At higher load currents, it is recommend that two MOSFETs be used in parallel instead of a single MOSFET. Significant advantages are realized using two MOSFETs in parallel: • Significant reduction of power dissipation. Maximum current of 15A with one MOSFET: PMOSFET = $$(I^2 RDS,ON)(Duty Cycle)$$ = $(15)^2(0.050*)(2.8+0.4)/(5+0.4-0.35)$ = 7.1 W With two MOSFETs in parallel: PMOSFET = $$(I^2 \text{ RDS,ON})(\text{Duty Cycle})$$ = $(15/2)^2(0.037^*)(2.8+0.4)/(5+0.4-0.35)$ = $1.3\text{W/FET}$ - \* Note: RDS,ON increases with temperature. Assume RDS,ON = $25 m\Omega$ at $25^{\circ}$ C. RDS,ON can easily increase to $50 m\Omega$ at high temperature when using a single MOSFET. When using two MOSFETs in parallel, the temperature effects should not cause the RDS,ON to rise above the listed maximum value of $37 m\Omega$ - No added heat sink required. With power dissipation down to around one watt and with MOSFETs mounted flat on the motherboard, no external heat sink is required. The junction-to-case thermal resistance for the MOSFET package (TO-220) is typically at 2°C/W and the motherboard serves as an excellent heat sink. - Higher current capability. With thermal management under control, this on-board DC-DC circuit is able to deliver load currents up to 15A with no performance or reliability concerns. **Table 4. MOSFET Selection Table** | | | | RDS,O | $N(m\Omega)$ | | Thermal | |------------------------------------|------------------|-----------|-------|--------------|----------------------|---------------------| | Manufacturer & Model # | Condition | Тур. | Max. | Package | Resistance | | | Fuji | VGS=4V, ID=17.5A | TJ =25°C | 25 | 37 | TO-220 | ФЈА=75 | | 2SK1388 | | TJ =125°C | 37 | _ | | | | Siliconix | VGS=4.5V, ID=5A | TJ =25°C | 16.5 | 20 | SO-8 | ФЈА=50 | | SI4410DY | | TJ =125°C | 28 | 34 | (SMD) | | | National Semiconductor<br>NDP706AL | VGS=5V, ID=40A | TJ =25°C | 13 | 15 | TO-220 | ФЈА=62.5<br>ФЈС=1.5 | | NDP706AEL | | TJ =125°C | 20 | 24 | - | | | National Semiconductor | VGS=4.5V, ID=10A | TJ =25°C | 31 | 40 | TO-220 | ФЈА=62.5 | | NDP603AL | | TJ =125°C | 42 | 54 | | ФЈС=2.5 | | National Semiconductor | VGS=5V, ID=24A | TJ =25°C | 22 | 25 | TO-220 | ФЈА=62.5 | | NDP606AL | | TJ =125°C | 33 | 40 | | ФЈС=1.5 | | Motorola | Vgs=5V, ID=37.5A | TJ =25°C | 6 | 9 | TO-263 | ФЈА=62.5 | | MTB75N03HDL | | TJ =125°C | 9.3 | 14 | (D <sup>2</sup> PAK) | ФЈС=1.0 | | Int. Rectifier | VGS=5V, ID=31A | TJ =25°C | _ | 28 | TO-220 | ФЈА=62.5 | | IRLZ44 | | TJ =125°C | _ | 46 | ] | ФЈС=1.0 | | Int. Rectifier | VGS=4.5V, ID=28A | TJ =25°C | _ | 19 | TO-220 | ФЈА=62.5 | | IRL3103S | | TJ =125°C | | 31 | | ФЈС=1.0 | #### Note: 1. RDS,ON values at Tj = 125°C for most devices were extrapolated from the typical operating curves supplied by the manufacturers and are approximations only. #### **MOSFET Gate Bias** Figure 4 illustrates how an external 12V supply is used to bias the output driver supply, VCCQP. A 47 $\Omega$ resistor is used to limit the transient current into the VCCQP pin and a 1 $\mu$ F capacitor filter is used to filter the VCCQP supply. This method provides a sufficient gate-to-source bias voltage (VGS ) to the MOSFET, and therefore reduces the RDS,ON and the resulting power loss within the MOSFET. Figure 5 illustrates how the RDS,ON decreases dramatically as VGS increases. A 6.2V Zener (D1) is used to clamp the voltage at VCCQP to a maximum of 12V, thus ensuring that the absolute maximum voltage limit of the IC will not be exceeded. Figure 4. MOSFET Gate Bias Configuration Figure 5. RDS,ON vs. VGS for Selected MOSFETs #### Converter Efficiency Losses due to parasitic resistance in the switches, inductor coil and sense resistor dominate at high load current levels. The major loss mechanisms under heavy loads, in usual order of importance, are: - MOSFET I<sup>2</sup>R losses - Inductor coil losses - · Sense resistor losses - Gate-charge losses - · Diode-conduction losses - · Transition losses - Input capacitor losses - Losses due to the operating supply current of the IC. The following sections provide details of these dominant loss components. #### Selecting the Inductor The inductor is one of the most critical components to be selected in the DC-DC converter application.. The critical parameters are inductance (L), maximum DC current (Io) and the DC coil resistance (R1). The inductor core material is a crucial factor in determining the amount of current the inductor will be able to withstand. As with all engineering designs, tradeoffs exist between various types of core materials. In general, Ferrites are popular due to their low cost, low EMI properties and high frequency (>500KHz) characteristics. Molypermalloy powder (MPP) materials exhibit good saturation characteristics, low EMI and low hysteresis losses; however, they tend to be expensive and more effectively utilized at operating frequencies below 400KHz. Another critical parameter is the DC winding resistance of the inductor. This value should typically be reduced as much as possible, as the power loss in the DC resistance will degrade the efficiency of the converter by the relationship: $PLOSS = IO^2 \times R_1$ . Choosing the value of the inductor is a tradeoff between allowable ripple voltage and required transient response. The system designer can choose any value within the allowed range in order to maximize either ripple or transient performance. The first order equation (close approximation) for minimum inductance is: $$L_{\min} = \frac{(V_{\text{OUT}} - V_{\text{IN}})}{f} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times \frac{ESR}{V_r}$$ where: - VIN = Input Power Supply - VOUT = Output Voltage - f = DC/DC converter switching frequency - ESR = Equivalent series resistance of all output capacitors in parallel - $V_r$ = Peak to peak output ripple voltage budget. The first order equation for maximum allowed inductance is: $$\rm L_{min} = 2Co \times \frac{(V_{IN} - V_{OUT})D_mV_{tb}}{I_{p^2}}$$ where: - Co = The total output capacitance - I<sub>p</sub> = Peak to peak load transient current - V tb = The output voltage tolerance budget allocated to load transient - D<sub>m</sub> = Maximum duty cycle for the DC/DC converter (usually 95%). Some margin should be maintained between $L_{min}$ and $L_{max}$ . Adding margin by increasing $L_{max}$ almost always adds expense since all the variables are predetermined by system performance except for $C_0$ , which must be increased to increase $L_{max}$ . Adding margin by decreasing $L_{min}$ can either be done by purchasing capacitors with lower ESR or by increasing the DC/DC converter switching frequency. The RC5050 is capable of running at high switching frequencies and provides significant cost savings for the newer CPU systems that typically run at high supply current. #### **Implementing Short Circuit Protection** Intel currently requires all power supply manufacturers to provide continuous protection against short circuit conditions that may damage the CPU. To address this requirement, Raytheon has implemented a current sense methodology to limit the power delivered to the load in the event of an overcurrent condition. The voltage drop created by the output current flowing across a sense resistor is presented to one terminal of an internal comparator with hysterisis. The other comparator terminal has a threshold voltage, nominally 120mV. Table 6 states the limits for the comparator threshold of the Switching Regulator. | Table 6. RC5050 Short | Circuit | Comparator | |-----------------------|---------|------------| | Threshold Voltage | | - | | | Short Circuit Comparator<br>Vthreshold (mV) | |---------|---------------------------------------------| | Typical | 120 | | Minimum | 100 | | Maximum | 140 | When designing the external current sense circuitry, the designer must pay careful attention to the output limitations during normal operation and during a fault condition. If the short circuit protection threshold current is set too low, the DC-DC converter may not be able to continuously deliver the maximum CPU load current. If the threshold level is too high, the output driver may not be disabled at a safe limit and the resulting power dissipation within the MOSFET(s) may rise to destructive levels. The design equation used to set the short circuit threshold limit is as follows: $$R_{SENSE} = \frac{V_{th}}{I_{SC}}$$ , where: $I_{SC} = Output$ short circuit current $$\mathbf{I}_{\mathrm{SC}}\!\geq\!\mathbf{I}_{\mathrm{inductor}}\,=\,\mathbf{I}_{\mathrm{Load,\,max}}\!+\!\frac{(\mathbf{I}_{\mathrm{pk}}\!-\!\mathbf{I}_{\mathrm{min}})}{2}$$ where $I_{pk}$ and $I_{min}$ are peak ripple current and $I_{load, max}$ = maximum output load current The designer must also take into account the current ( $I_{pk}$ $-I_{min}$ ), or the ripple current flowing through the inductor under normal operation. Figure 6 illustrates the inductor current waveform for the RC5050 DC-DC converter at maximum load. Figure 6. Typical DC-DC Converter Inductor Current Waveform The calculation of this ripple current is as follows: $$\frac{(I_{pk} - I_{min})}{2} = \frac{(V_{IN} - V_{SW} - V_{OUT})}{L} \times \frac{(V_{OUT} + V_D)}{(V_{IN} - V_{SW} + V_D)} \times T$$ where: - Vin = input voltage to converter - VSW = voltage across the MOSFET = ILOAD x RDS.ON - VD = Forward Voltage of the Schottky diode - T = the switching period of the converter = 1/fs, where fs = switching frequency. For an input voltage of 5V, an output voltage of 2.8V, an inductor value of $1.3\mu H$ and a switching frequency of 285 KHz (using CEXT = 100 pF), the inductor current can be calculated as follows: $$\frac{(I_{pk} - I_{min})}{2} = \frac{(5.0 - 14.5 \times 0.037 - 2.8)}{1.3 \times 10^{-6}} \times$$ $$\frac{(2.8 + 0.5)}{(5.0 - 14.5 \times 0.037 + 0.5)} \times \frac{1}{285 \times 10^3} \approx 3A$$ Therefore, for a continuous load current of 14.5A, the peak current through the inductor, I<sub>pk</sub>, is found to be: $$I_{SC} \ge I_{inductor} = I_{Load, max} + \frac{(I_{PK} - I_{min})}{2} = 14.5 + 3 = 17.5A$$ For continuous operation at 14.5A, the short circuit detection threshold must be at least 17.5A. The next step is to determine the value of the sense resistor. Including tolerance, the sense resistor value can be approximated as follows: $$R_{SENSE} = \frac{V_{th,min}}{I_{SC}} \times (1 - TF) = \frac{V_{th,min}}{3.0 + I_{Load,max}} \times (1 - TF)$$ where TF = Tolerance Factor for the sense resistor. There are several different types of sense resistors. Table 7 describes tolerance, size, power capability, temperature coefficient and cost of various sense resistors. **Table 7. Comparison of Sense Resistors** | Description | Motherboard<br>Trace Resistor | Discrete Iron<br>Alloy<br>resistor (IRC) | Discrete Metal<br>Strip surface<br>mount resistor<br>(Dale) | Discrete MnCu<br>Alloy wire<br>resistor | Discrete<br>CuNi Alloy<br>wire resistor<br>(Copel) | |----------------------------|---------------------------------------|------------------------------------------|-------------------------------------------------------------|-----------------------------------------|----------------------------------------------------| | Tolerance<br>Factor (TF) | ±29% | ±5%<br>(±1% available) | ±1% | ±10% | ±10% | | Size<br>(L x W x H) | 2" x 0.2" x 0.001"<br>(1 oz Cu trace) | 0.45" x 0.065" x<br>0.200" | 0.25" x 0.125" x<br>0.025" | 0.200" x 0.04" x<br>0.160" | 0.200" x 0.04" x<br>0.100" | | Power capability | >50A/in | 1 watt (3W and<br>5W available) | 1 watt | 1 watt | 1 watt | | Temperature<br>Coefficient | +4,000 ppm | +30 ppm | ±75 ppm | ±30 ppm | ±20 ppm | | Cost<br>@10,000 piece | Low included in motherboard | \$0.31 | \$0.47 | \$0.09 | \$0.09 | Based on the Tolerance in the above table: For an embedded PC trace resistor and Iload,max = 14.5A: $$R_{\rm SENSE} = \frac{V_{\rm th,min}}{3.0A + I_{\rm Load,\,max}} \times (1 - TF) =$$ $$\frac{100\text{mV}}{3.0\text{A} + 14.5\text{A}} \times (1 - 29\%) = 4.1\text{m}\Omega$$ • For a discrete resistor and $I_{load, max} = 14.5A$ : $$R_{\text{SENSE}} = \frac{V_{\text{th,min}}}{3.0A + I_{\text{Load max}}} \times (1 - \text{TF}) =$$ $$\frac{100 \text{mV}}{3.0 \text{A} + 14.5 \text{A}} \times (1 - 5\%) = 5.4 \text{m}\Omega$$ For user convenience, Table 8 lists the recommended values for sense resistor values at various load currents using an embedded PC trace resistor or discrete resistor. Table 8. Rsense for Various Load Currents | I <sub>Load,max</sub><br>(A) | RSENSE PC Trace Resistor (m $\Omega$ ) | RSENSE<br>Discrete<br>Resistor (mΩ) | | |------------------------------|----------------------------------------|-------------------------------------|--| | 10.0 | 5.5 | 7.3 | | | 11.2 | 5.0 | 6.7 | | | 12.4 | 4.6 | 6.2 | | | 13.9 | 4.2 | 5.6 | | | 14.0 | 4.2 | 5.6 | | | 14.5 | 4.1 | 5.4 | | #### **RC5050 Short Circuit Current Characteristics** The RC5050 has a short circuit current characteristic that includes a foldback function with hysteresis that prevents the DC-DC converter from oscillating in the event of a short circuit. A typical V-I characteristic of the DC-DC converter output using a sense resistor value of $6m\Omega$ is presented in the Typical Operating Characteristics section, page 5. The converter performs with a typical voltage regulation characteristic until the voltage across the resistor exceeds the internal short circuit comparator threshold of 120mV. At this point, the internal comparator trips and sends a signal to the controller to turn off the gate drive to the power MOSFET. This causes a drastic reduction in the output voltage as the load regulation collapses into the short circuit control mode. The output voltage will not return to the normal load characteristic until the output short circuit current is reduced to within the safe range for the DC-DC converter. #### **Schottky Diode Selection** The application circuit of Figure 1 shows a Schottky diode, DS1. DS1 is used as a flyback diode to provide a constant current path for the inductor when M1 is turned off. A vital selection criteria for DS1 is that it exhibits a very low forward voltage drop, as this parameter will directly impact the regulator efficiency as the output voltage is reduced. Table 9 presents several suitable Schottky diodes for this application. Note that the diode MBR2015CTL has a very low forward voltage drop. This diode is most ideal for applications where output voltages below 2.8V are required. | Manufacturer<br>Model # | Conditions | Forward Voltage<br>V <sub>F</sub> | |-------------------------|---------------------------------------------|-----------------------------------| | Philips | $I_F = 20A; T_j=25$ °C | < 0.84V | | PBYR1035 | $I_F = 20A; T_j=125$ °C | < 0.72V | | Motorola | $I_F = 20A; T_j=25$ °C | < 0.84V | | MBR2035CT | $I_F = 20A; T_j=125$ °C | < 0.72V | | Motorola | $I_F = 15A; T_j=25$ °C | < 0.84V | | MBR1545CT | $I_F = 15A; T_j=125$ °C | < 0.72V | | Motorola | I <sub>F</sub> = 20A; T <sub>j</sub> =25°C | < 0.58V | | MBR2015CTL | I <sub>F</sub> = 20A; T <sub>j</sub> =150°C | < 0.48V | #### **Output Filter Capacitors** Optimal ripple performance and transient response are functions of the filter capacitors used. Since the 5V supply of a PC motherboard may be located several inches away from the DC-DC converter, input capacitance can play an important role in the load transient response of the RC5050. The higher the input capacitance, the more charge storage is available for improving the current transfer through the FET(s). Low "ESR" capacitors are best suited for this type of application and incorrect selection can influence the converter's overall performance. The input capacitor should be placed as close to the drain of the FET as possible to reduce the effect of ringing caused by long trace lengths. The ESR rating of a capacitor is a difficult number to quantify. ESR or Equivalent Series Resistance, is defined as the resonant impedance of the capacitor. Since the capacitor is actually a complex impedance device having resistance, inductance and capacitance, it is quite natural for this device to have a resonant frequency. As a rule, the lower the ESR, the better suited the capacitor is for use in switching power supply applications. Many capacitor manufacturers do not supply ESR data. A useful estimate of the ESR can be obtained using the following equation: $$ESR = \frac{DF}{2\pi fC}$$ where: - DF is the dissipation factor of the capacitor - f is the operating frequency - C is the capacitance in farads. With this in mind, correct calculation of the output capacitance is crucial to the performance of the DC-DC converter. The output capacitor determines the overall loop stability, output voltage ripple and load transient response. The calculation is as follows: $$C(\mu F) = \frac{I_O \times \Delta T}{\Delta V - I_O \times ESR}$$ where: - ΔV is the maximum voltage deviation due to load transients - ΔT is the reaction time of the power source (Loop response time of the RC5050), approximately 2µs - Io is the output load current. For $I_O = 12.2A$ (0.8 to 13A) and $\Delta V = 100$ mV, the bulk capacitance required can be approximated as follows: $$C(\mu F) \,=\, \frac{I_O \times \Delta T}{\Delta V - I_O \times ESR} \,=\, \frac{12.2 \times 2 \mu s}{100 mV - 12.2A \times 7.5 m\Omega} \,=\, 3200 \mu F$$ #### Input Filter It is recommended that the design include an input inductor between the system +5V supply and the DC-DC converter input described below. This inductor will serve to isolate the +5V supply from noise occurring in the switching portion of the DC-DC converter and also to limit the inrush current into the input capacitors during power up. An inductor value of around 2.5µH is recommended, as illustrated below. ## PCB Layout Guidelines and Considerations #### **PCB Layout Guidelines** Placement of the MOSFETs relative to the RC5050 is critical. The MOSFETs (M1 & M2), should be placed such that the trace length of the HIDRV pin from the RC5050 to the FET gates is minimized. A long lead length on this pin will cause high amounts of ringing due to the inductance of the trace combined with the large gate capacitance of the FET(s). This noise will radiate all over the board and will be very difficult to suppress, especially when the oscillator frequency is increased. Figure 7 depicts an example of proper placement of the MOSFETs in relation to the RC5050 as well as an example of incorrect placement of the MOSFETs. In general, all of the noisy switching lines should be kept away from the quiet analog section of the RC5050. That is to say, traces that connect to pins 12 and 13 (HIDRV and VCCQP) should be kept far away from the traces that connect to pins 1 through 5, and pin 16. Figure 7. Examples of Good and Bad MOSFET Layout - 2. Place decoupling capacitors (0.1μF) as close to the RC5050 pins as possible. Extra lead length on these capacitors will negate their ability to suppress noise. - 3. Each VCC and GND pin should have its own via down to the appropriate plane underneath. This will help to add isolation between pins. - 4. The CEXT timing capacitor should be surrounded with a ground trace if possible. The placement of a ground or power plane underneath the capacitor will also provide further noise isolation. This will help to shield the oscillator from the noise on the PCB. This capacitor should be placed as close to pin 1 as possible. - 5. Group the MOSFETs, inductor and Schottky as close together as possible for the same reasons as #1 above. Also place the input bulk capacitors as close to the drains of MOSFETs as possible. In addition, placement of a 0.1µF decoupling cap right on the drain of each MOSFET will help to suppress some of the high frequency switching noise on the input of the DC-DC converter. - 6. The traces that run from the RC5050 IFB (pin 4) and VFB (pin 5) pins should be run together next to each other and be Kelvin connected to the sense resistor. Running these lines together will help in rejecting some of the common noise that is presented to the RC5050 feedback input. Try as much as possible to run the noisy switching signals (HIDRV & VCCQP) on one layer and use the inner layers for power and ground only. If the top layer is being used to route all of the noisy switching signals, use the bottom layer to route the analog sensing signals VFB and IFB. ### **PC Board Layout Checklist** - Bypass Capacitor near Vref pin. This pin should be adequately bypassed with a 0.1μF capacitor. - Bypass Capacitors for VCC (5V). A 0.1µF should be placed right next to the VCC pin of the controller. - Bypass Capacitors for Power MOSFET. A 0.1μF cap should be placed at the drain connection of each power MOSFET. - 5V Connection to the controller IC. Each VCC pin on the IC should be connected to the 5V power plane through its own via. - Power MOSFET Gate Drive Trace. - The gate drive trace should be routed on one layer only. - The controller IC and the power FET should be oriented in such a way as to minimize the trace length of the gate drive trace (< 1 inch).</li> - The gate drive trace routing should stay away from the quiet analog section of the RC50XX controller IC. (i.e. keep away from Vref, IFB, VFB, and CEXT.) #### • Bulk Capacitance. - The input bulk capacitance needs to be located less than 1" from the drain of the power MOSFET. We recommend the following guidelines for the amount of bulk input capacitance: - For an output load of <10A use 2 X 1500µF caps. - For an output load of >10A use 3 X 1500 $\mu$ F caps. - The output bulk capacitors should be located as close to the CPU socket as possible. We recommend the following guidelines for the amount of bulk output capacitance: - For Pentium Pro use 4 X 1500μF. - For P55C MMX Pentium/ AMD K6 use 2X 1500µF. - For Pentium II use 7 X 1500µF. #### • Inductor Location. The inductor should be located near to the Source of the Power MOSFET. The ideal condition would be to use an internal power plane to connect the Source of the power MOSFET, the inductor, and the flyback schottky diode together. #### Sense Resistor. - The sense resistor should be located next to the inductor - The two traces that run from the sense resistor to the RC50XX controller IC should be minimum width traces and be run parallel to each other. We recommend these sense resistor values: - For Pentium Pro use $0.006\Omega$ . - For P55C MMX Pentium/ AMD K6 use 0.007Ω. - For Pentium II use $0.006\Omega$ . #### · Ground Plane. The RC50XX controller IC have a continuous ground plane running underneath the entire chip area. Each of the IC ground pins should have a separate via connection down into the ground plane. #### Input Filter. In many high current DC-DC converter designs, it is advisable to add an input inductor in order to create an input filter. An inductor on the order of 1-3uH is usually all that is required to perform the filter. When this component is added to the circuit, it is important that the RC50XX controller IC receive its VCC power from the system side of the input inductor and not the "dirty" side of the inductor. (ie the side that is connected to the power MOSFET drains) #### • To Minimize Electromagnetic Interference (EMI). - Avoid long ground connections. Connect directly to the ground plane. - Use a star ground, where all grounds are connected to one point. - Use good quality inductors such as torrids or pot cores. Avoid rod inductors. - Route the high current carrying traces as power planes where possible. - Keep sensitive low-level signals away from the active switching components. Try to route them using the ground plane as a shield. ## Example of a PC Motherboard Layout and Gerber File A reference design for motherboard implementation of the RC5050 along with the Layout Gerber File and Silk Screen are presented below. The actual PCAD Gerber File can be obtained from a Raytheon Electronics local Sales Office or from Marketing at 650-966-7734. #### RC5050 Evaluation Board Raytheon Electronics provides an evaluation board for the purpose of verifying the system level performance of the RC5050. The evaluation board serves as a guide as to what can be expected in performance with the supplied external components and PCB layout. Please call your local Sales Office or Raytheon Electronics Marketing department at 650-966-7734 for an evaluation board. ### Mechanical Dimensions - 20 Lead SOIC | Symbol | Inches | | Millimeters | | Notes | |--------|----------|------|-------------|-------|-------| | | Min. | Max. | Min. | Max. | Notes | | Α | .093 | .104 | 2.35 | 2.65 | | | A1 | .004 | .012 | 0.10 | 0.30 | | | В | .013 | .020 | 0.33 | 0.51 | | | С | .009 | .013 | 0.23 | 0.32 | 5 | | D | .496 | .512 | 12.60 | 13.00 | 2 | | E | .291 | .299 | 7.40 | 7.60 | 2 | | е | .050 BSC | | 1.27 BSC | | | | Н | .394 | .419 | 10.00 | 10.65 | | | h | .010 | .029 | 0.25 | 0.75 | | | L | .016 | .050 | 0.40 | 1.27 | 3 | | N | 20 | | 20 | | 6 | | α | 0° | 8° | 0° | 8° | | | ccc | | .004 | | 0.10 | | #### Notes - 1. Dimensioning and tolerancing per ANSI Y14.5M-1982. - "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch (0.25mm). - 3. "L" is the length of terminal for soldering to a substrate. - 4. Terminal numbers are shown for reference only. - 5. "C" dimension does not include solder finish thickness. - 6. Symbol "N" is the maximum number of terminals. ## **Ordering Information** | Product Number | Package | | |----------------|-------------|--| | RC5050M | 20 pin SOIC | | The information contained in this data sheet has been carefully compiled; however, it shall not by implication or otherwise become part of the terms and conditions of any subsequent sale. Raytheon's liability shall be determined solely by its standard terms and conditions of sale. No representation as to application or use or that the circuits are either licensed or free from patent infringement is intended or implied. Raytheon reserves the right to change the circuitry and any other data at any time without notice and assumes no liability for errors. #### **LIFE SUPPORT POLICY:** Raytheon's products are not designed for use in life support applications, wherein a failure or malfunction of the component can reasonably be expected to result in personal injury. The user of Raytheon components in life support applications assumes all risk of such use and indemnifies Raytheon Company against all damages. Raytheon Electronics Semiconductor Division 350 Ellis Street Mountain View, CA 94043 650.968.9211 FAX 650.966.7742