|                                         |                                                              |                                                                                                                                                                       |        |                             |         |                  |         | R                                                                                                        | REVISI                       | ONS     |         |          |          |      |     |                |              |                |    |    |
|-----------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------|---------|------------------|---------|----------------------------------------------------------------------------------------------------------|------------------------------|---------|---------|----------|----------|------|-----|----------------|--------------|----------------|----|----|
| LTR                                     | DESCRIPTION                                                  |                                                                                                                                                                       |        |                             |         |                  |         |                                                                                                          | DA                           | TE (YI  | R-MO-   | DA)      | APPROVED |      | )   |                |              |                |    |    |
| Α                                       | Cha                                                          | nges ii                                                                                                                                                               | n acco | ordanc                      | e with  | NOR              | 5962-1  | R159-                                                                                                    | 97.                          |         |         |          | 96-12-20 |      |     | Raymond Monnin |              | n              |    |    |
| В                                       | Chai<br>ksr                                                  | nge to                                                                                                                                                                | Table  | : I; I <sub>CCE</sub>       | oR, dev | ice ty           | pe coli | umn.                                                                                                     | Updat                        | ed boi  | lerplat | e.       | 98-0     | 2-18 |     |                | Ray          | Raymond Monnin |    | n  |
| С                                       | Corr<br>.385                                                 | Correct E2 dimension on package X from 3.85 min a .385 min and .395 max inches. Change the I <sub>OL</sub> test of from 8 mA to 6 mA in Table I. Updated boilerplate. |        |                             |         |                  | test c  | condition                                                                                                |                              |         | 04-1    | 0-27     |          |      | Ray | Raymond Monnin |              |                |    |    |
| D                                       |                                                              |                                                                                                                                                                       |        | 07, up<br>ckage             |         |                  | l for 0 | )7 dev                                                                                                   | ice, co                      | orrecte | d Figu  | ire      | 09-0     | 1-21 |     |                | Robert Heber |                |    |    |
|                                         |                                                              |                                                                                                                                                                       |        |                             |         |                  |         |                                                                                                          |                              |         |         |          |          |      |     |                |              |                |    |    |
| REV                                     |                                                              |                                                                                                                                                                       |        |                             |         |                  |         |                                                                                                          |                              |         |         |          |          |      |     |                |              |                |    |    |
| SHEET                                   |                                                              |                                                                                                                                                                       |        |                             |         |                  |         |                                                                                                          |                              |         |         |          |          |      |     |                |              |                |    |    |
| REV                                     | D                                                            | D                                                                                                                                                                     | D      | D                           | D       | D                | D       | D                                                                                                        | D                            | D       |         |          |          |      |     |                |              |                |    |    |
| SHEET                                   | 15                                                           | 16                                                                                                                                                                    | 17     | 18                          | 19      | 20               | 21      | 22                                                                                                       | 23                           | 24      |         |          |          |      |     |                |              |                |    |    |
| REV STATU                               | S                                                            |                                                                                                                                                                       |        | RE\                         | /       |                  | D       | D                                                                                                        | D                            | D       | D       | D        | D        | D    | D   | D              | D            | D              | D  | D  |
| OF SHEETS                               |                                                              |                                                                                                                                                                       |        | SHI                         | EET     |                  | 1       | 2                                                                                                        | 3                            | 4       | 5       | 6        | 7        | 8    | 9   | 10             | 11           | 12             | 13 | 14 |
| PMIC N/A  STAI                          | STANDARD CHECKED BY Jeff Bowling                             |                                                                                                                                                                       |        |                             |         |                  | DI      |                                                                                                          | ISE SI<br>OLUN<br><u>htt</u> | BUS     | , OHI   |          | 218-3    |      | us  |                |              |                |    |    |
| DRA<br>THIS DI<br>AVA<br>FOR U<br>DEPAI | DRAWING THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS |                                                                                                                                                                       |        | APPROVED BY Michael A. Frye |         |                  |         | MICROCIRCUIT, MEMORY,<br>DIGITAL, 256K X 16 STATIC<br>RANDOM ACCESS MEMORY<br>(SRAM), MONOLITHIC SILICON |                              |         |         |          |          |      |     |                |              |                |    |    |
| DEPARTMEN                               | AND AGENCIES OF THE<br>DEPARTMENT OF DEFENSE<br>AMSC N/A     |                                                                                                                                                                       |        |                             |         | 06-05-<br>I LEVE | 17      | L DAT                                                                                                    |                              | SI      | ZE<br>A | CA       | GE CC    | DDE  |     | 590            |              |                |    | 5  |
|                                         |                                                              |                                                                                                                                                                       |        |                             |         | I                | <i></i> |                                                                                                          |                              | SHE     |         | <u>'</u> |          | OF   | 24  |                |              |                |    |    |

# 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number 1/ | Circuit function    | Data retention | Access time |
|-------------|-------------------|---------------------|----------------|-------------|
| 01          |                   | 256K X 16 CMOS SRAM | No             | 35 ns       |
| 02          |                   | 256K X 16 CMOS SRAM | No             | 25 ns       |
| 03          |                   | 256K X 16 CMOS SRAM | No             | 20 ns       |
| 04          |                   | 256K X 16 CMOS SRAM | Yes            | 35 ns       |
| 05          |                   | 256K X 16 CMOS SRAM | Yes            | 25 ns       |
| 06          |                   | 256K X 16 CMOS SRAM | Yes            | 20 ns       |
| 07          |                   | 256K X 16 CMOS SRAM | Yes            | 12 ns       |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

| Device class | <u>Device requirements documentation</u>                                                                                                                  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| М            | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A |
| Q or V       | Certification and qualification to MIL-PRF-38535                                                                                                          |

1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style       |
|----------------|------------------------|------------------|---------------------|
| X              | See figure 1           | 44               | flatpack package    |
| Υ              | See figure 1           | 44               | CSOJ package        |
| Z              | See figure 1           | 44               | SO flatpack package |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

1/ Generic numbers are listed on the Standard Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in MIL-HDBK-103 (see 6.6.2 herein).

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 2    |

### 1.3 Absolute maximum ratings. 2/

| Voltage on any input relative to $V_{SS}$ (devices 01 – 06) | -0.5 V dc to +7.0 V dc |
|-------------------------------------------------------------|------------------------|
| (device 07)                                                 | -0.5 V dc to +6.0 V dc |
| Storage temperature range                                   | -65°C to +150°C        |
| Maximum power dissipation (P <sub>D</sub> )                 | 1.5 W                  |
| Lead temperature (soldering, 10 seconds)                    | +260°C                 |
| Thermal resistance, junction-to-case (Θ <sub>JC</sub> ):    |                        |
| Case X                                                      | 5°C/W                  |
| Case Y                                                      | 8°C/W                  |
| Case Z                                                      | 7°C/W                  |
| Junction temperature (T <sub>J</sub> )                      | +150°C 3/              |
| Output current                                              | 20 mA                  |
| 4. Pacammandad aparating conditions                         |                        |
| 1 /I Pacammandad anarating canditions                       |                        |

### 1.4 Recommended operating conditions.

| Supply voltage range ( $V_{CC}$ )                  | 4.5 V dc to 5.5 V dc<br>0 V<br>2.2 V dc to V <sub>CC</sub> + 0.5 V dc<br>-0.3 V dc to +0.8 V dc <u>4</u> /<br>-0.5 V dc to +0.8 V dc <u>4</u> / |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| (device 07)                                        | -0.5 V dc to +0.8 V dc 4/                                                                                                                       |
| Case operating temperature range (T <sub>C</sub> ) | -55°C to +125°C                                                                                                                                 |

### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents are the issues of the documents cited in the solicitation.

### AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM)

ASTM Standard F1192-00 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices.

(Applications for copies of ASTM publications should be addressed to: ASTM International, PO Box C700, 100 Barr Harbor Drive, West Conshohocken, PA 19428-2959; http://www.astm.org.)

- 2/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.
- 3/ Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883.
- $4/V_{IL}$  minimum = -3.0 V dc for pulse width less than 20 ns.

# STANDARD MICROCIRCUIT DRAWING

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-96795 |  |  |
|------------------|---------------------|------------|--|--|
|                  | REVISION LEVEL<br>D | SHEET 3    |  |  |

### ELECTRONICS INDUSTRIES ASSOCIATION (EIA)

JEDEC Standard EIA/JESD78 - IC Latch-Up Test.

(Applications for copies should be addressed to the Electronics Industries Association, 2500 Wilson Boulevard, Arlington, VA 22201; http://www.jedec.org.)

(Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.)

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein and figure 1.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2.
  - 3.2.3 Truth table(s). The truth table(s) shall be as specified on figure 3.
- 3.2.4 <u>Functional tests</u>. Various functional tests used to test this device are contained in the appendix. If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to accomplish the same results shall be allowed. For device class M, alternate test patterns shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing or acquiring activity upon request. For device classes Q and V alternate test patterns shall be under the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the preparing or acquiring activity upon request.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 4    |

- 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing.
- 3.9 <u>Verification and review for device class M</u>. For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 41 (see MIL-PRF-38535, appendix A).

#### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.
  - 4.2.1 Additional criteria for device class M.
  - Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein.
  - b. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015.
    - (1) Dynamic burn-in (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b herein).
  - c. Interim and final electrical parameters shall be as specified in table IIA herein.
  - 4.2.2 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
    - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96795 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 5          |

| TABLE I. | Electrical | performance  | characteristics. |
|----------|------------|--------------|------------------|
| IADLL I. | Liccincai  | periorinarie | Characteristics. |

| Test                                      | Symbol           | Cond<br>-55°C ≤ To                                                                            | Group A<br>Subgroups    | Device<br>type | Limits  |     | Units |    |
|-------------------------------------------|------------------|-----------------------------------------------------------------------------------------------|-------------------------|----------------|---------|-----|-------|----|
|                                           |                  | 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified                                 |                         |                | 1,500   | Min | Max   |    |
| Operating supply                          | I <sub>CC1</sub> | all I/O's = 0 mA,                                                                             | 1, 2, 3                 | 01-06          |         | 300 | mA    |    |
| current <u>1</u> /                        |                  | J                                                                                             | , 0                     |                | 07      |     | 95    |    |
| V <sub>CC</sub> standby<br>current (TTL)  | I <sub>CC2</sub> | CE = V <sub>IH</sub> , V <sub>IN</sub> ≤                                                      | $V_{IL}$                | 1, 2, 3        | 01-06   |     | 60    | mA |
| current (TTE)                             |                  | $V_{IN} \ge V_{IH}$                                                                           |                         | 07             |         | 25  |       |    |
| V <sub>CC</sub> standby<br>current (CMOS) | I <sub>CC3</sub> | $CE \ge V_{CC}-0.2 \text{ V}$<br>$V_{IN} \ge V_{CC}-0.2 \text{ V or } V_{IN} < 0.2 \text{ V}$ |                         | 1, 2, 3        | 01-03   |     | 25    | mA |
| ,                                         |                  |                                                                                               |                         |                | 04-06   |     | 10    |    |
|                                           |                  |                                                                                               |                         |                | 07      |     | 15    |    |
| Data retention voltage                    | $V_{DR}$         | CE ≥ V <sub>cc</sub> -0.2 V,                                                                  |                         | 1, 2, 3        |         | 2.0 |       | V  |
|                                           |                  | $V_{IN} \ge V_{CC}$ -0.2 V o                                                                  |                         |                | 04-07   |     |       |    |
| Data retention current                    | ICCDR            |                                                                                               | V <sub>CC</sub> = 2.0 V |                | 04 - 06 |     | 2.0   | mA |
| ourion                                    |                  |                                                                                               |                         |                | 07      |     | 12    |    |
| Input leakage<br>current (low)            | lilk             | $V_{IN} = 0.0 \text{ V to } V_{CC}$                                                           |                         | 1, 2, 3        | All     | -10 | +10   | μА |
| Output leakage<br>current (high)          | I <sub>OLK</sub> | $V_{I/O}$ = 0.0 V to $V_C$                                                                    | С                       | 1, 2, 3        | All     | -10 | +10   | μА |
| High level output voltage                 | V <sub>OH</sub>  | I <sub>OH</sub> = -4.0 mA                                                                     |                         | 1, 2, 3        | All     | 2.4 |       | V  |
| Low level output voltage                  | V <sub>OL</sub>  | I <sub>OL</sub> = 6.0 mA                                                                      |                         | 1, 2, 3        | 01-06   |     | 0.4   | V  |
| voltage                                   |                  | I <sub>OL</sub> = 8.0 mA                                                                      |                         | 1              | 07      |     | 0.4   |    |
| Input capacitance                         | C <sub>IN</sub>  | V <sub>IN</sub> = 0 V, T <sub>A</sub> = 25°C,<br>f = 1.0 MHz, see 4.4.1e                      |                         | 4              | All     |     | 12    | pF |
| Input/output<br>capacitance               | C <sub>I/O</sub> | V <sub>OUT</sub> = 0 V, T <sub>A</sub> = 1<br>f = 1.0 MHz, see                                |                         | 4              | All     |     | 14    | pF |
| Functional tests                          |                  | See 4.4.1c                                                                                    |                         | 7, 8A, 8B      | All     |     |       |    |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 6    |

|                                  | TABI              | LE I. Electrical performance charact                                    | teristics - Con      | tinued.        |     |      |       |
|----------------------------------|-------------------|-------------------------------------------------------------------------|----------------------|----------------|-----|------|-------|
| Test                             | Symbol            | Conditions $-55^{\circ}C \le T_{C} \le +125^{\circ}C$                   | Group A<br>Subgroups | Device<br>type | Lir | mits | Units |
|                                  |                   | $4.5 \text{ V} \le V_{CC} \le 5.5 \text{ V}$ unless otherwise specified |                      |                | Min | Max  |       |
| Read cycle time                  | t <sub>AVAV</sub> | See figures 4 and 5 as applicable $\underline{2}/\underline{3}/$        | 9, 10, 11            | 01,04          | 35  |      | ns    |
|                                  |                   |                                                                         |                      | 02,05          | 25  |      |       |
|                                  |                   |                                                                         |                      | 03,06          | 20  |      |       |
|                                  |                   |                                                                         |                      | 07             | 12  |      |       |
| Address access time              | t <sub>AVQV</sub> |                                                                         | 9, 10, 11            | 01,04          |     | 35   | ns    |
|                                  |                   |                                                                         |                      | 02,05          |     | 25   |       |
|                                  |                   |                                                                         |                      | 03,06          |     | 20   |       |
|                                  |                   |                                                                         |                      | 07             |     | 12   |       |
| Chip enable access time          | t <sub>ELQV</sub> |                                                                         | 9, 10, 11            | 01,04          |     | 35   | ns    |
|                                  |                   |                                                                         |                      | 02,05          |     | 25   |       |
|                                  |                   |                                                                         |                      | 03,06          |     | 20   |       |
|                                  |                   |                                                                         |                      | 07             |     | 12   |       |
| Chip enable to output in low Z   | t <sub>ELQX</sub> |                                                                         | 9, 10, 11            | 01-06          | 5   |      | ns    |
|                                  |                   |                                                                         |                      | 07             | 3   |      |       |
| Chip disable to output in high Z | t <sub>EHQZ</sub> |                                                                         | 9, 10, 11            | 01,04,<br>07   |     | 10   | ns    |
|                                  |                   |                                                                         |                      | 02,05          | 0   | 8    |       |
|                                  |                   |                                                                         |                      | 03,06          |     | 7    |       |

See footnotes at end of table.

Output hold from address change

 $t_{\text{AVQX}}$ 

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 7    |

9, 10, 11

01,02,

04,05

07

5

4

3

ns

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test                                | Symbol                                 | Conditions $-55^{\circ}C \le T_C \le +125^{\circ}C$                     | Group A<br>Subgroups | Device<br>type | Lir | nits | Units |
|-------------------------------------|----------------------------------------|-------------------------------------------------------------------------|----------------------|----------------|-----|------|-------|
|                                     |                                        | $4.5 \text{ V} \le V_{CC} \le 5.5 \text{ V}$ unless otherwise specified |                      |                | Min | Max  |       |
| Output enable to                    | toLQV                                  | See figures 4 and 5 as                                                  |                      | 01,04          |     | 15   |       |
| output valid                        |                                        | applicable <u>2</u> / <u>3</u> /                                        | 9, 10, 11            | 02,05          |     | 12   | ns    |
|                                     |                                        |                                                                         |                      | 03,06          |     | 10   |       |
|                                     |                                        |                                                                         |                      | 07             |     | 6    |       |
| Output enable to output in low Z 4/ | t <sub>OLQX</sub>                      |                                                                         | 9, 10, 11            | All            | 0   |      | ns    |
| Output disable to                   | toHQZ                                  |                                                                         |                      | 01,04,         |     | 10   |       |
| output in high Z 4/                 |                                        |                                                                         | 9, 10, 11            | 07             |     |      | ns    |
|                                     |                                        |                                                                         |                      | 02,05          | 0   | 8    |       |
|                                     |                                        |                                                                         |                      | 03,06          |     | 7    |       |
|                                     | tublay                                 |                                                                         |                      | 01,04,         |     | 15   |       |
| LB, UB access time                  | t <sub>LBLQV</sub>                     |                                                                         | 9, 10, 11            | 02,05          |     | 12   | ns    |
|                                     |                                        |                                                                         |                      | 03,06          |     | 10   |       |
|                                     |                                        |                                                                         |                      | 07             |     | 6    |       |
| LB, UB enable to low Z output       | t <sub>UBLQX</sub>                     |                                                                         |                      | ALL            | 0   |      |       |
|                                     | t <sub>LBLQXV</sub>                    |                                                                         | 9, 10, 11            |                |     |      | ns    |
|                                     |                                        |                                                                         |                      | 01,04,         |     | 10   |       |
| LB, UB disable to high Z output     | t <sub>UBHQZ</sub>                     |                                                                         | 9, 10, 11            | 07             |     |      | ns    |
| nign Z output                       | LBHQZ                                  |                                                                         | 0, 10, 11            | 02,05          | 0   | 8    |       |
|                                     |                                        |                                                                         |                      | 03,06          |     | 7    |       |
| Write cycle time                    |                                        | See figures 4 and 5 as                                                  |                      | 01,04          | 35  |      |       |
| •                                   | t <sub>AVAV</sub>                      | applicable <u>2</u> /                                                   | 9, 10, 11            | 02,05          | 25  |      | ns    |
|                                     |                                        |                                                                         |                      | 03,06          | 20  |      |       |
|                                     |                                        |                                                                         |                      | 07             | 12  |      |       |
| Chip enable to end of               | t <sub>ELWH</sub>                      |                                                                         |                      | 01,04          | 20  |      |       |
| write                               | teleh                                  |                                                                         | 9, 10, 11            | 02,05          | 17  |      | ns    |
|                                     |                                        |                                                                         |                      | 03,06          | 15  |      |       |
|                                     |                                        |                                                                         |                      | 07             | 10  |      |       |
| Address setup time                  | t <sub>AVWL</sub>                      |                                                                         | 9, 10, 11            | ALL            | 0   |      | ns    |
| Address valid to end of             | t <sub>AVUBL</sub>                     |                                                                         |                      | 01,04          | 20  |      |       |
| write                               | t <sub>AVWH</sub><br>t <sub>AVEH</sub> |                                                                         | 9, 10, 11            | 02,05          | 17  |      | ns    |
|                                     | t <sub>AVUBH</sub>                     |                                                                         |                      | 03,06          | 15  |      | - 113 |
|                                     |                                        |                                                                         |                      | 03,00          | 10  |      | 1     |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 8    |

TABLE I. Electrical performance characteristics - Continued.

| Test                                | Symbol                                 | Conditions $-55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C}$ $4.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V}$          | Group A<br>Subgroups | Device<br>type | Lir               | nits | Units |
|-------------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-------------------|------|-------|
|                                     |                                        | unless otherwise specified                                                                                                                                |                      |                | Min               | Max  |       |
| Write pulse width                   | t <sub>WLWH</sub>                      | See figures 4 and 5 as                                                                                                                                    |                      | 01,04          | 20                |      |       |
|                                     | t <sub>WLEH</sub>                      | applicable <u>2</u> /                                                                                                                                     | 9, 10, 11            | 02,05          | 17                |      | ns    |
|                                     |                                        |                                                                                                                                                           |                      | 03,06          | 15                |      |       |
|                                     |                                        |                                                                                                                                                           |                      | 07             | 10                |      |       |
| Write recovery time                 | t <sub>WHAX</sub>                      |                                                                                                                                                           | 9, 10, 11            | All            | 0                 |      | ns    |
| Data hold time in high<br>Z         | t <sub>WHDX</sub><br>t <sub>EHDX</sub> |                                                                                                                                                           | 9, 10, 11            | All            | 0                 |      | ns    |
| Write to output in high Z           | t <sub>WLQZ</sub>                      |                                                                                                                                                           | 9, 10, 11            | 01-07          | 0                 | 8    | ns    |
| Data to write time                  | t <sub>DVWH</sub>                      |                                                                                                                                                           |                      | 01,04          | 15                |      |       |
|                                     | t <sub>DVEH</sub>                      |                                                                                                                                                           | 9, 10, 11            | 02,05          | 12                |      | ns    |
|                                     |                                        |                                                                                                                                                           |                      | 03,06          | 10                |      |       |
|                                     |                                        |                                                                                                                                                           |                      | 07             | 7                 |      |       |
| Output active from end              | tunan                                  |                                                                                                                                                           |                      | 01,04          | 15                |      |       |
| of write                            | t <sub>WHQX</sub> 9, 10, 1             | 9, 10, 11                                                                                                                                                 | 02,05                | 12             |                   | ns   |       |
|                                     |                                        |                                                                                                                                                           |                      | 03,06          | 10                |      |       |
|                                     |                                        |                                                                                                                                                           |                      | 07             | 3                 |      |       |
| LB, UB valid to end of write        | t <sub>LBLLBH</sub>                    |                                                                                                                                                           |                      | 01,04          | 20                |      |       |
| write                               | t <sub>UBLUBH</sub>                    |                                                                                                                                                           | 9, 10, 11            | 02,05          | 18                |      | ns    |
|                                     |                                        |                                                                                                                                                           |                      | 03,06          | 16                |      |       |
|                                     |                                        |                                                                                                                                                           |                      | 07             | 10                |      |       |
| Operation recovery time             | t <sub>R</sub>                         |                                                                                                                                                           | 9, 10, 11            | 04-07          | t <sub>AVAV</sub> |      | ns    |
| Chip disable to data retention time | t <sub>CDR</sub>                       | See figures 4 and 5 as applicable $\underline{2}/$ $\overline{CE} > V_{CC}-0.2 \text{ V},$ $V_{IN} \ge V_{CC}-0.2 \text{ v or } V_{IN} \le 0.2 \text{ V}$ | 9, 10, 11            | All            | 0                 |      | ns    |

- 3/ For read cycles, WE is high for the entire cycle.
   4/ Parameter, if not tested, shall be guaranteed to the limits specified in table I.
   5/ Measured ±500 mV from steady-state output voltage. Load capacitance is 5.0 pF.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 9    |

<sup>1/</sup> Icc is dependent on output loading and cycle rate. The specified values apply with output(s) unloaded.
2/ AC measurements assume signal transition times of 5 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 V to 3.0 V and output loading of 30 pF load capacitance, unless otherwise specified. Output timing reference is 1.5 V. See figure 4.

# Case X (see notes)



| Symbol | Millim | neters | Inc                        | Inches |           | Millimeters |       | Inc  | hes  |
|--------|--------|--------|----------------------------|--------|-----------|-------------|-------|------|------|
|        | Min    | Max    | Min                        | Max    |           | Min         | Max   | Min  | Max  |
| Α      |        | 2.92   |                            | .115   | E2        | 9.78        | 10.03 | .385 | .395 |
| b      | 0.38   | 0.48   | .015 .019 e 1.27 Typ.      |        | 1.27 Typ. |             | Тур.  |      |      |
| С      | 0.08   | 0.18   | .003 .007 H 25.40 Ref. 1.0 |        | 1.000     | Ref.        |       |      |      |
| D      |        | 28.70  |                            | 1.130  | Q         | 0.81        | 0.97  | .032 | .038 |
| D2     | 26.67  | 7 Ref. | 1.050                      | Ref.   | S         | 0.38        | 1.14  | .015 | .045 |
| E      | 12.83  | 13.08  | .505                       | .515   | N         | 44          |       |      |      |

### NOTES:

- 1. The U.S. Government preferred system of measurement is the metric SI system. However, since this item was originally designed using inch-pound units of measurement, in the event of conflict between the metric and inch-pound units, the inch-pound units shall take precedence. Metric equivalents are for general information only.
- 2. Index area: a notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the area shown. The manufacturer's identification shall not be used as pin one identification mark.

FIGURE 1. Case outlines.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 10   |

## Case Y (see notes)





| Symbol | Millim | neters | Inc   | hes   | Symbol | Millim | neters | Inc  | hes  |
|--------|--------|--------|-------|-------|--------|--------|--------|------|------|
|        | Min    | Max    | Min   | Max   |        | Min    | Max    | Min  | Max  |
| Α      |        | 4.44   |       | .175  | E      |        | 11.30  |      | .445 |
| A2     | 1.52   | Ref.   | .060  | Ref.  | E1     | 10.16  | Nom.   | .400 | Nom. |
| b      | 0.41   | 0.51   | 0.16  | 0.19  | е      | 1.27   | Bsc.   | .050 | Bsc. |
| D      | 28.45  | 28.70  | 1.120 | 1.130 | S      | 0.76   | 1.02   | .030 | .040 |
| D1     | 26.67  | 7 Ref. | 1.050 | Ref.  | N      | 44     |        |      |      |

# NOTES:

- 1. The U.S. Government preferred system of measurement is the metric SI system. However, since this item was originally designed using inch-pound units of measurement, in the event of conflict between the metric and inch-pound units, the inch-pound units shall take precedence. Metric equivalents are for general information only.
- 2. Index area: a notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the area shown. The manufacturer's identification shall not be used as pin one identification mark.

FIGURE 1. <u>Case outlines</u> - continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 11   |

# Case Z (see notes)



| Cumbal | Millin | neters | Symbol | Millimeters |          |  |
|--------|--------|--------|--------|-------------|----------|--|
| Symbol | Min    | Max    | Symbol | Min         | Max      |  |
| Α      | 2.986  | 3.842  | E2     | E2 5.280 5. |          |  |
| b      | 0.300  | 0.400  | е      | 0.80 BSC    |          |  |
| b2     | 0.150  | 0.250  | f      | 0.406       | 0.597    |  |
| С      | 0.050  |        | L      | 0.839 N     | OM (ref) |  |
| D      | 18.215 | 18.615 | М      | 11.735      | 11.938   |  |
| D1     | 16.60  | 17.00  | N      | 44          |          |  |
| E      | 9.96   | 10.36  |        |             |          |  |

ь2

# NOTES:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the area shown. The manufacturer's identification shall not be used as pin one identification mark.

FIGURE 1. Case outlines - continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 12   |

| Device type                                                                                                             | All                                                                         |                                                                                                                                  |                                                                                            |  |  |
|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|
| Case outline                                                                                                            |                                                                             | X, Y, Z                                                                                                                          |                                                                                            |  |  |
| Terminal<br>number                                                                                                      | Terminal<br>symbol                                                          | Terminal<br>number                                                                                                               | Terminal<br>symbol                                                                         |  |  |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22 | A0 A1 A2 A3 A4 CE DQ1 DQ2 DQ3 DQ4 VCC VSS DQ5 DQ6 DQ7 DQ8 WE A5 A6 A7 A8 A9 | 23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>32<br>33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44 | A10 A11 A12 A13 A14 NC DQ9 DQ10 DQ11 DQ12 VCC VSS DQ13 DQ14 DQ15 DQ16 LB UB OE A15 A16 A17 |  |  |

FIGURE 2. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 13   |

| <br>CE | —<br>WE | <br>OE | <br>LB | —<br>UB | MODE          | I/O                              | PIN                               | SUPPLY            |
|--------|---------|--------|--------|---------|---------------|----------------------------------|-----------------------------------|-------------------|
|        |         |        |        |         |               | DQ <sub>1</sub> -DQ <sub>8</sub> | DQ <sub>9</sub> -DQ <sub>16</sub> | CURRENT           |
| Н      | Х       | Х      | Х      | Х       | NOT<br>SELECT | HIGH-Z                           | HIGH-Z                            | $I_{CC2},I_{CC3}$ |
| L      | Н       | Н      | Х      | Х       | OUTPUT        |                                  |                                   |                   |
| L      | Х       | Х      | Н      | Н       | DISABLE       | HIGH-Z                           | HIGH-Z                            | I <sub>CC</sub>   |
|        |         |        | L      | Н       |               | D <sub>OUT</sub>                 | HIGH-Z                            |                   |
| L      | Н       | L      | Н      | L       | READ          | HIGH-Z                           | D <sub>OUT</sub>                  | I <sub>cc</sub>   |
|        |         |        | L      | L       |               | D <sub>OUT</sub>                 | D <sub>OUT</sub>                  |                   |
|        |         |        | L      | Н       |               | D <sub>IN</sub>                  | HIGH-Z                            |                   |
| L      | L       | Х      | Н      | L       | WRITE         | HIGH-Z                           | D <sub>IN</sub>                   | Icc               |
|        |         |        | L      | L       |               | D <sub>IN</sub>                  | D <sub>IN</sub>                   |                   |

H = Logic "1" state L = Logic "0" state X = Don't care

FIGURE 3. Truth table.

SIZE **STANDARD** Α **MICROCIRCUIT DRAWING** 

**DEFENSE SUPPLY CENTER COLUMBUS** COLUMBUS, OHIO 43218-3990



# NOTES:

- Use these output load circuits or equivalent for testing. Including scope and jig. Minimum of 5 pF for  $t_{EHQZ}$ ,  $t_{WLQZ}$ , and  $t_{OHQZ}$ .
- 1. 2. 3.

# AC test conditions

| Input pulse levels            | VSS to 3.0 V |
|-------------------------------|--------------|
| Input rise, fall times        | 5 ns         |
| Input timing reference levels | 1.5 V        |
| Output reference levels       | 1.5 V        |

FIGURE 4. Output load circuits.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 15   |

READ CYCLE NO.1(WE HIGH; OE, CE LOW)



READ CYCLE NO.2 (WE HIGH)



FIGURE 5. Timing waveforms.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 16   |







FIGURE 5. <u>Timing waveforms</u> - continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 17   |

# WRITE CYCLE NO.3



# DATA RETENTION WAVEFORM



FIGURE 5. <u>Timing waveforms</u> - continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 18   |

TABLE IIA. <u>Electrical test requirements</u>. <u>1/ 2/ 3/ 4/ 5/ 6/ 7/</u>

| Line<br>no. | Test<br>requirements                    | Subgroups (per<br>method 5005,<br>table I) | Subgro<br>(per MIL-PR<br>table    | F-38535,                          |
|-------------|-----------------------------------------|--------------------------------------------|-----------------------------------|-----------------------------------|
|             |                                         | Device<br>class<br>M                       | Device<br>class<br>Q              | Device<br>class<br>V              |
| 1           | Interim electrical parameters (see 4.2) |                                            |                                   | 1,7,9                             |
| 2           | Static burn-in I<br>method 1015         | Not<br>required                            | Not<br>required                   | Required                          |
| 3           | Same as line 1                          |                                            |                                   | 1*,7* Δ                           |
| 4           | Dynamic burn-in (method 1015)           | Required                                   | Required                          | Required                          |
| 5           | Same as line 1                          |                                            |                                   | 1*,7* Δ                           |
| 6           | Final electrical parameters             | 1*,2,3,7*,8A,8B,<br>9,10,11                | 1*,2,3,7*,<br>8A,8B,9,10,<br>11   | 1*,2,3,7*,<br>8A,8B,9,10,<br>11   |
| 7           | Group A test requirements               | 1,2,3,4**,7,8A,8<br>B,9,10,11              | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 |
| 8           | Group C end-point electrical parameters | 2,3,7,<br>8A,8B                            | 1,2,3,7,<br>8A,8B                 | 1,2,3,7,<br>8A,8B,9,10,<br>11 Δ   |
| 9           | Group D end-point electrical parameters | 2,3,<br>8A,8B                              | 2,3,<br>8A,8B                     | 2,3,<br>8A,8B                     |
| 10          | Group E end-point electrical parameters | 1,7,9                                      | 1,7,9                             | 1,7,9                             |

- 1/ Blank spaces indicate tests are not applicable.
- 2/ Any or all subgroups may be combined when using high-speed testers.
  3/ Subgroups 7, 8A, and 8B functional tests shall verify the truth table.

- 4/ \* indicates PDA applies to subgroup 1 and 7.
   5/ \*\* see 4.4.1e.
   Δ indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1).
- 7/ See 4.4.1d.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 19   |

TABLE IIB. Delta limits at +25°C.

| Parameter <u>1</u> /                | All device types                           |
|-------------------------------------|--------------------------------------------|
| I <sub>CC3</sub> standby            | <u>+</u> 10% of specified value in table I |
| I <sub>ILK</sub> , I <sub>OLK</sub> | <u>+</u> 10% of specified value in table I |

1/ The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta.

- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
  - 4.4.1 Group A inspection.
  - a. Tests shall be as specified in table IIA herein.
  - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted.
  - c. For device class M, subgroups 7, 8A, and 8B tests shall be sufficient to verify the truth table. For device classes Q and V, subgroups 7, 8A, and 8B shall include verifying the functionality of the device.
  - d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC Standard EIA/JESD78 may be used for reference.
  - e. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 15 devices with no failures, and all input and output terminals tested.
  - 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
  - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
    - a. Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
    - b.  $T_A = +125$ °C, minimum.
    - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-96795 |
|----------------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                                        |                  | REVISION LEVEL<br>D | SHEET 20   |

- 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in Table I at  $T_A = +25$ °C, after exposure, to the subgroups specified in table IIA herein.
  - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.
- 4.5 <u>Delta measurements for device class V.</u> Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9.

# 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
  - 6.1.2 <u>Substitutability</u>. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
- 6.5.1 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-96795 |
|----------------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                                        |                  | REVISION LEVEL<br>D | SHEET 21   |

# 6.5.2 Waveforms.

| Waveform<br>symbol | Input                                 | Output                        |
|--------------------|---------------------------------------|-------------------------------|
|                    | MUST BE<br>VALID                      | WILL BE<br>VALID              |
|                    | CHANGE FROM<br>H TO L                 | WILL CHANGE<br>FROM<br>H TO L |
| _/////             | CHANGE FROM<br>L TO H                 | WILL CHANGE<br>FROM<br>L TO H |
| XXXXXXX            | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE<br>UNKNOWN  |
|                    |                                       | HIGH<br>IMPEDANCE             |

# 6.6 Sources of supply.

- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD             |  |  |
|----------------------|--|--|
| MICROCIRCUIT DRAWING |  |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-96795 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>D | SHEET 22   |

### APPENDIX A

# Appendix A forms a part of SMD 5962-96795 FUNCTIONAL ALGORITHMS

#### A.1 SCOPE

A.1.1 <u>Scope</u>. Functional algorithms are test patterns which define the exact sequence of events used to verify proper operation of a random access memory (RAM). Each algorithm serves a specific purpose for the testing of the device. It is understood that all manufacturers do not have the same test equipment; therefore, it becomes the responsibility of each manufacturer to guarantee that the test patterns described herein are followed as closely as possible, or equivalent patterns be used that serve the same purpose. Each manufacturer should demonstrate that this condition will be met. Algorithms shall be applied to the device in a topologically pure fashion. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance.

A.2 APPLICABLE DOCUMENTS. This section is not applicable to this appendix.

### A.3 ALGORITHMS

### A.3.1 Algorithm A (pattern 1).

### A.3.1.1 Checkerboard, checkerboard-bar.

- Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum.
- Step 2. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum.
- Step 3. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum.
- Step 4. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum.

### A.3.2 Algorithm B (pattern 2).

### A.3.2.1 March.

- Step 1. Load memory with background data, incrementing from minimum to maximum address locations (all "0's").
- Step 2. Read data in location 0.
- Step 3. Write complement data to location 0.
- Step 4. Read complement data in location 0.
- Step 5. Repeat steps 2 through 4 incrementing X-fast sequentially for each location in the array.
- Step 6. Read complement data in maximum address location.
- Step 7. Write data to maximum address location.
- Step 8. Read data in maximum address location.
- Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array.
- Step 10. Read data in location 0.
- Step 11. Write complement data to location 0.
- Step 12. Read complement data in location 0.
- Step 13. Repeat steps 10 through 12 decrementing X-fast sequentially for each location in the array.
- Step 14. Read complement data in maximum address location.
- Step 15. Write data to maximum address location.
- Step 16. Read data in maximum address location.
- Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array.
- Step 18. Read background data from memory, decrementing X-fast from maximum to minimum address locations.

### A.3.3 Algorithm C (pattern 3).

### A.3.3.1 XY March.

- Step 1. Load memory with background data, incrementing from minimum to maximum address locations (all "0's").
- Step 2. Read data in location 0.
- Step 3. Write complement data to location 0.
- Step 4. Read complement data in location 0.
- Step 5. Repeat steps 2 through 4 incrementing Y-fast sequentially for each location in the array.
- Step 6. Read complement data in maximum address location.
- Step 7. Write data to maximum address location.
- Step 8. Read data in maximum address location.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-96795 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 23   |

# APPENDIX A – Continued. Appendix A forms a part of SMD 5962-96795

- Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array.
- Step 10. Read data in location 0.
- Step 11. Write complement data to location 0.
- Step 12. Read complement data in location 0.
- Step 13. Repeat steps 10 through 12 decrementing Y-fast sequentially for each location in the array.
- Step 14. Read complement data in maximum address location.
- Step 15. Write data to maximum address location.
- Step 16. Read data in maximum address location.
- Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array.
- Step 18. Read background data from memory, decrementing Y-fast from maximum to minimum address locations.

### A.3.4 Algorithm D (pattern 4).

# A.3.4.1 CEDES - CE deselect checkerboard, checkerboard-bar.

- Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum.
- Step 2. Deselect device, attempt to load memory with checkerboard-bar data pattern by incrementing from location 0 to maximum.
- Step 3. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum.
- Step 4. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum.
- Step 5. Deselect device, attempt to load memory with checkerboard data pattern by incrementing from location 0 to maximum.
- Step 6. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum.

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-96795 |
|----------------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                                        |                  | REVISION LEVEL<br>D | SHEET 24   |

### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 09-01-21

Approved sources of supply for SMD 5962-96795 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr/">http://www.dscc.dla.mil/Programs/Smcr/</a>.

| Standard microcircuit<br>drawing PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|-------------------------------------------------|--------------------------|-------------------------------------|
| 5962-9679501MXA                                 | 54230                    | EDI816256CA35F44B                   |
| 5962-9679501MYA                                 | 54230                    | EDI816256CA35N44B                   |
| 5962-9679502MXA                                 | 54230                    | EDI816256CA25F44B                   |
| 5962-9679502MYA                                 | 54230                    | EDI816256CA25N44B                   |
| 5962-9679503MXA                                 | 54230                    | EDI816256CA20F44B                   |
| 5962-9679503MYA                                 | 54230                    | EDI816256CA20N44B                   |
| 5962-9679504MXA                                 | 54230                    | EDI816256LPA35F44B                  |
| 5962-9679504MYA                                 | 54230                    | EDI816256LPA35N44B                  |
| 5962-9679505MXA                                 | 54230                    | EDI816256LPA25F44B                  |
| 5962-9679505MYA                                 | 54230                    | EDI816256LPA25N44B                  |
| 5962-9679506MXA                                 | 54230                    | EDI816256LPA20F44B                  |
| 5962-9679506MYA                                 | 54230                    | EDI816256LPA20N44B                  |
| 5962-9679507MZA                                 | 6S055                    | DPA71041D02A                        |
| 5962-9679507MZC                                 | 6S055                    | DPA71041D02C                        |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGEVendor namenumberand address

54230 White Electronic Designs Inc.

3601 E University Drive Phoenix, AZ 85034

6S055 DPA Components International

2251 Ward Avenue Simi Valley, CA 93065

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.