SCBS687E - MAY 1997 - REVISED APRIL 1999 - State-of-the-Art Advanced BiCMOS Technology (ABT) Design for 3.3-V Operation and Low Static-Power Dissipation - Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V V<sub>CC</sub>) - Support Unregulated Battery Operation Down to 2.7 V - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - I<sub>off</sub> and Power-Up 3-State Support Hot Insertion - Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors - Latch-Up Performance Exceeds 500 mA Per JESD 17 - ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, Ceramic Chip Carriers (FK), Ceramic Flat (W) Package, and Ceramic (J) DIPs SN54LVTH573 . . . J OR W PACKAGE SN74LVTH573 . . . DB, DW, OR PW PACKAGE (TOP VIEW) SN54LVTH573 . . . FK PACKAGE (TOP VIEW) #### description These octal latches are designed specifically for low-voltage (3.3-V) $V_{CC}$ operation, but with the capability to provide a TTL interface to a 5-V system environment. The eight latches of the 'LVTH573 devices are transparent D-type latches. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs. A buffered output-enable $(\overline{OE})$ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components. OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. When $V_{CC}$ is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SCBS687E - MAY 1997 - REVISED APRIL 1999 #### description (continued) These devices are fully specified for hot-insertion applications using I<sub>off</sub> and power-up 3-state. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The SN54LVTH573 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74LVTH573 is characterized for operation from -40°C to 85°C. **FUNCTION TABLE** (each latch) | | ОИТРИТ | | | |---|--------|---|-------| | Œ | LE | D | Q | | L | Н | Н | Н | | L | Н | L | L | | L | L | Χ | $Q_0$ | | Н | X | Χ | Z | #### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. #### logic diagram (positive logic) SCBS687E - MAY 1997 - REVISED APRIL 1999 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 4.6 V | |-----------------------------------------------------------------------------------------|----------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | Voltage range applied to any output in the high-impedance | | | or power-off state, V <sub>O</sub> (see Note 1) | $-0.5 \text{ V to } 7 \text{ V}$ | | Voltage range applied to any output in the high state, V <sub>O</sub> (see Note 1)0.5 V | $V$ to $V_{CC} + 0.5 V$ | | Current into any output in the low state, Io: SN54LVTH573 | 96 mA | | SN74LVTH573 | 128 mA | | Current into any output in the high state, I <sub>O</sub> (see Note 2): SN54LVTH573 | 48 mA | | SN74LVTH573 | 64 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DB package | 115°C/W | | DW package | 97°C/W | | PW package | 128°C/W | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This current flows only when the output is in the high state and $V_O > V_{CC}$ . - 3. The package thermal impedance is calculated in accordance with JESD 51. #### recommended operating conditions (see Note 4) | | | SN54LV | TH573 | SN74LV | UNIT | | | |---------------------|------------------------------------|-----------------|-------------|--------|------|-----|------| | | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | 2.7 | 3.6 | 2.7 | 3.6 | V | | | V <sub>IH</sub> | High-level input voltage | 2 | | 2 | | ٧ | | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | | 0.8 | ٧ | | | VI | Input voltage | | 5.5 | | 5.5 | ٧ | | | IOH | High-level output current | | -24 | | -32 | mA | | | loL | Low-level output current | | 48 | | 64 | mA | | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | | 10 | | 10 | ns/V | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | | 200 | | 200 | | μs/V | | TA | Operating free-air temperature | | <b>–</b> 55 | 125 | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCBS687E - MAY 1997 - REVISED APRIL 1999 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | 54LVTH5 | 573 | SN | LINUT | | | | |---------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------|---------|----------------|---------------------|-------|------------|------|--| | PAH | ANEIER | lesi cc | SNOTTIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | VIK | $V_{CC} = 2.7 \text{ V}, \qquad I_{I} = -18 \text{ mA}$ | | I <sub>I</sub> = −18 mA | | | -1.2 | | | -1.2 | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V},$ | I <sub>OH</sub> = -100 μA V <sub>CC</sub> -0.2 | | .2 | | V <sub>CC</sub> -0. | .2 | | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | $V_{CC} = 2.7 \text{ V},$ | I <sub>OH</sub> = -8 mA | 2.4 | | | 2.4 | | | v | | | VOH | | V 2.V | I <sub>OH</sub> = -24 mA | | | | | | | V | | | | | V <sub>CC</sub> = 3 V | I <sub>OH</sub> = -32 mA | | | | 2 | | | | | | | | Vac 27V | I <sub>OL</sub> = 100 μA | | | 0.2 | | | 0.2 | | | | | | V <sub>CC</sub> = 2.7 V | I <sub>OL</sub> = 24 mA | | | 0.5 | | | 0.5 | | | | \ \/ | | | I <sub>OL</sub> = 16 mA | | | 0.4 | | | 0.4 | V | | | VOL | | \\\ 2\\ | I <sub>OL</sub> = 32 mA | | | 0.5 | | | 0.5 | V | | | | | V <sub>CC</sub> = 3 V | I <sub>OL</sub> = 48 mA | | | 0.55 | | | | | | | | | | I <sub>OL</sub> = 64 mA | | | | | | 0.55 | | | | | | V <sub>CC</sub> = 0 or 3.6 V, | V <sub>I</sub> = 5.5 V | | | 10 | | | 10 | | | | <sub> </sub> | Control inputs | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | | | ±1 | | | ±1 | μА | | | 1 | Data inputs | V <sub>CC</sub> = 3.6 V | VI = VCC | | | 1 | | | 1 | μΑ | | | | | | V <sub>I</sub> = 0 | | | <del>-</del> 5 | | | <b>–</b> 5 | | | | loff | | $V_{CC} = 0$ , | $V_{ }$ or $V_{ }$ or $V_{ }$ = 0 to 4.5 V | | | | | | ±100 | μΑ | | | | Data inputs | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0.8 V | 75 | | | 75 | | | μА | | | l(hold) | | | V <sub>I</sub> = 2 V | -75 | | | -75 | | | | | | | | $V_{CC} = 3.6 V^{\ddagger}$ | $V_{ } = 0 \text{ to } 3.6 \text{ V}$ | | | | | | ±500 | | | | <sup>l</sup> OZH | | $V_{CC} = 3.6 \text{ V},$ | V <sub>O</sub> = 3 V | | | 5 | | | 5 | μΑ | | | lozl | | V <sub>CC</sub> = 3.6 V, | V <sub>O</sub> = 0.5 V | | | <b>–</b> 5 | | | <b>–</b> 5 | μΑ | | | lozpu | | $\frac{V_{CC}}{OE}$ = 0 to 1.5 V, $V_{O}$ = $\frac{V_{CC}}{OE}$ = don't care | o 1.5 V, V <sub>O</sub> = 0.5 V to 3 V,<br>care | | | ±100* | | | ±100 | μА | | | | | V <sub>C</sub> C = 1.5 V to 0, V <sub>O</sub> = OE = don't care | 0.5 V to 3 V, | | | ±100* | | | ±100 | μА | | | Icc | | V <sub>CC</sub> = 3.6 V, | Outputs high | | | 0.19 | | | 0.19 | | | | | | $I_{O} = 0$ , | Outputs low | 5 | | 5 | | mA | | | | | | | V <sub>I</sub> = V <sub>CC</sub> or GND | Outputs disabled | 0.19 | | | | | 0.19 | | | | ΔICC§ | | V <sub>CC</sub> = 3 V to 3.6 V, One input at V <sub>CC</sub> – 0.6 V, Other inputs at V <sub>CC</sub> or GND | | | | 0.2 | | | 0.2 | mA | | | Ci | | V <sub>I</sub> = 3 V or 0 | | | 3 | | | 3 | | рF | | | Со | | V <sub>O</sub> = 3 V or 0 | | | 7 | | | 7 | | pF | | <sup>\*</sup>On products compliant to MIL-PRF-38535, this parameter is not production tested. $<sup>^{\</sup>dagger}$ All typical values are at VCC = 3.3 V, TA = 25°C. <sup>‡</sup> This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. SCBS687E - MAY 1997 - REVISED APRIL 1999 # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | SN54LVTH573 | | | | SN74LVTH573 | | | | | |-----------------|-----------------------------|-------------------|--------------|-------------------|-------|-------------------|--------------|-------------------|-------|------| | | | V <sub>CC</sub> = | 3.3 V<br>3 V | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> = | 3.3 V<br>3 V | V <sub>CC</sub> = | 2.7 V | UNIT | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>w</sub> | Pulse duration, LE high | 3 | | 3 | | 3 | | 3 | | ns | | t <sub>su</sub> | Setup time, data before LE↓ | 0.7 | | 0.6 | | 0.7 | | 0.6 | | ns | | th | Hold time, data after LE↓ | 1.5 | | 1.7 | | 1.5 | | 1.7 | | ns | ## switching characteristics over recommended free-air temperature, $C_L = 50$ pF (unless otherwise noted) (see Figure 1) | | | TO<br>(OUTPUT) | SN54LVTH573 | | | | | | | | | | |------------------|-----------------|----------------|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|-----|-------------------------|-----|------| | PARAMETER | FROM<br>(INPUT) | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | | V <sub>CC</sub> = 2.7 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | TYP | MAX | MIN | MAX | | | t <sub>PLH</sub> | D | q | 1.4 | 4.1 | | 4.7 | 1.5 | 2.6 | 3.9 | | 4.5 | no | | t <sub>PHL</sub> | D | y | 1.4 | 4.5 | | 4.8 | 1.5 | 2.9 | 3.9 | | 4.5 | ns | | t <sub>PLH</sub> | LE | q | 1 | 4.4 | | 5.4 | 1.9 | 2.9 | 4.2 | | 4.9 | no | | t <sub>PHL</sub> | | y | 1.4 | 4.4 | | 5.1 | 1.9 | 2.9 | 4.2 | | 4.9 | ns | | <sup>t</sup> PZH | <u>OE</u> | q | 1.4 | 5.2 | | 6.2 | 1.5 | 3.2 | 5.1 | | 5.9 | no | | t <sub>PZL</sub> | ] 0= | ÿ | 1.4 | 5.2 | | 6.2 | 1.5 | 3.9 | 5.1 | | 5.9 | ns | | t <sub>PHZ</sub> | ŌĒ | q | 1.2 | 5.4 | | 5.7 | 2 | 3.5 | 4.9 | | 5.5 | ns | | <sup>†</sup> PLZ | | ď | 1 | 5.2 | · | 5.2 | 2 | 3.2 | 4.6 | | 4.9 | 115 | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . SCBS687E - MAY 1997 - REVISED APRIL 1999 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \ \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms