## CMOS DUAL-PORT RAM 32K (4K x 8-BIT) WITH SEMAPHORE IDT71342S IDT71342L ### **FEATURES** · High-speed access — Military: 45/55/70ns (max.) Commercial: 35/45/55/70ns (max.) · Low-power operation — IDT71342S Active: 500mW (typ.) Standby: 5mW (typ.) -- IDT71342L Active: 500mW (typ.) Standby: 1mW (typ.) · Fully asynchronous operation from either port Full on-chip hardware support of semaphore signalling between ports · Battery backup operation—2V data retention TTL-compatible; single +5V (±10%) power supply · Available in popular hermetic and plastic packages · Military product compliant to MIL-STD-883, Class B ### **DESCRIPTION** The IDT71342 is an extremely high-speed 4K x 8 dual-port static RAM with full on-chip hardware support of semaphore signalling between the two ports. The IDT71342 provides two independent ports with separate control, address and I/O pins that permit independent, asynchronous access for reads and writes to any location in memory. To assist in arbitrating between ports, a fully independent semaphore logic block is provided. This block contains unassigned flags which can be accessed by either side; however, only one side can control the flag at any time. An automatic power down feature, controlled by $\overline{CE}$ and $\overline{SEM}$ , permits the on-chip circuitry of each port to enter a very low standby power mode (both $\overline{CE}$ and $\overline{SEM}$ high). Fabricated using IDT's CEMOS™ high-performance technology, this device typically operates on only 500mW of power at maximum access times as fast as 35ns. Low-power (L) versions offer battery backup data retention capability, with each port typically consuming 200μW from a 2V battery. The device is packaged in either a hermetic 52-pin leadless chip carrier or a 52-pin PLCC. The IDT 71342 military devices are manufactured in compliance with the latest revision of MIL-STD-883, Class B. ### **FUNCTIONAL BLOCK DIAGRAM** CEMOS is a trademark of Integrated Device Technology, Inc. **MILITARY AND COMMERCIAL TEMPERATURE RANGES** SEPTEMBER 1990 ### PIN CONFIGURATION ### ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Rating | Commercial | Military | Unit | |--------|--------------------------------------------|--------------|--------------|----------| | VTERM | Terminal Voltage<br>with Respect<br>to GND | -0.5 to +7.0 | -0.5 to +7.0 | <b>V</b> | | TA | Operating<br>Temperature | 0 to +70 | -55 to +125 | ô | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | ô | | TstG | Storage<br>Temperature | -55 to +125 | -65 to +150 | ô | | Pτ | Power Dissipation | 1.5 | 1.5 | W | | lout | DC Output<br>Current | 50 | 50 | mA | #### NOTE: Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### CAPACITANCE (TA = +25°C, f = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | | |--------|--------------------------|------------|------|------|--| | CIN | Input Capacitance | VIN = OV | 11 | pF | | | Cour | Output Capacitance | VOUT = 0V | 11 | рF | | NOTE: 2695 tbl 01 2695 lbl 02 # RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE | Grade | Ambient<br>Temperature | GND | Vcc | |------------|------------------------|-----|------------| | Military | -55°C to +125°C | ov | 5.0V ± 10% | | Commercial | 0°C to +70°C | 0V | 5.0V ± 10% | 2695 tol 03 # RECOMMENDED DC OPERATING CONDITIONS | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------|---------------------|------|------|------| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | ٧ | | GND | Supply Voltage | 0 | 0 | 0 | > | | ViH | Input High Voltage | 2.2 | | 6.0 | V | | VIL | Input Low Voltage | -0.5 <sup>(1)</sup> | _ | 0.8 | ٧ | NOTE: 1. Vil. (min ) = -3.0V for pulse width less than 20ns. 2695 tbl 04 This parameter is determined by device characterization but is not production tested. ### DC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE (Vcc = 5.0V ± 10%) | | | | ילדמו | 1342S | IDT71 | | | |------------------|------------------------|-----------------------------|-------|-------|-------|----------|------| | Symbol Parameter | | Test Conditions | Min. | Max. | Min. | Max. | Unit | | [kij | Input Leakage Current | Vcc = 5.5V, Vin = 0V to Vcc | _ | 10 | | 5 | μА | | Ilrol | Output Leakage Current | CE = VIH, VOUT = 0V to Vcc | _ | 10 | | 5 | μА | | Vol | Output Low Voltage | IOL = 6mA | _ | 0.4 | _ | 0.4 | ٧ | | | | IOL = 8mA | | 0.5 | - | 0.5 | 1 | | Vон | Output High Voltage | IOH = -4mA | 2.4 | | 2.4 | <b>—</b> | ٧ | 2695 tbl 05 ### DC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE(1) (Vcc = 5.0V ± 10%) | | | Test | | | IDT713 | 42x35 <sup>(4)</sup> | | 342×45 | IDT71 | 342x55 | IDT71 | 342x70 | | |--------|-------------------------------------------|---------------------------------------------------------------|--------|-----------|---------------------|----------------------|---------------------|------------|---------------------|------------|---------------------|------------|------| | Symbol | Parameter | Condition | Versio | n _ | Typ. <sup>(2)</sup> | Max. | Typ. <sup>(2)</sup> | Max. | Typ. <sup>(2)</sup> | Max. | Typ. <sup>(2)</sup> | Max. | Unit | | Icc | Dynamic Operating<br>Current | CE ≤ VIL<br>Outputs Open | MIL. | S<br>L | _ | 1 1 | 100<br>100 | 240<br>200 | 100<br>100 | 230<br>180 | 100<br>100 | 230<br>180 | mΑ | | | (Both Ports Active) | SEM ≥ ViH<br>f = fMAX <sup>(3)</sup> | COM'L. | S L | 100<br>100 | 220<br>180 | 100<br>100 | 200<br>160 | 100<br>100 | 200<br>160 | 100<br>100 | 200<br>160 | | | ICC1 | Dynamic Operation<br>Current | CE ≥ VIH<br>SEM ≤ VIL | MIL. | S | 1 1 | 1 1 | 85<br>85 | 130<br>110 | 85<br>85 | 130<br>110 | 85<br>85 | 130<br>110 | mΑ | | | (Semaphores<br>Both Sides) | Outputs Open f = MAX <sup>(3)</sup> | COM'L. | ω <u></u> | 85<br>85 | 145<br>115 | 85<br>85 | 130<br>100 | 85<br>85 | 130<br>100 | 85<br>85 | 130<br>100 | | | ISB1 | Standby Current<br>(Both Ports — TTL | CEL and CER≥ VIH<br>SEML≖ SEMR≥VIH | MIL. | S | 1 1 | 1 1 | 25<br>25 | 70<br>50 | 25<br>25 | 70<br>50 | 25<br>25 | 70<br>50 | mA | | | Level Inputs) | f = fMAX <sup>(3)</sup> | COM'L. | S | 25<br>25 | 75<br>45 | 25<br>25 | 70<br>40 | 25<br>25 | 70<br>40 | 25<br>25 | 70<br>40 | ] | | ISB2 | Standby Current<br>(One Port — TTL | CEL or CER≥ VIH<br>Active Port Outputs | MIL. | S | _ | _ | 50<br>50 | 160<br>130 | 50<br>50 | 150<br>120 | 50<br>50 | 150<br>120 | mA | | | Level Inputs) | Open, f = fMax <sup>(3)</sup><br>SEML= SEMR≥VIH | COM'L. | SL | 50<br>50 | 140<br>110 | 50<br>50 | 130<br>100 | 50<br>50 | 130<br>100 | 50<br>50 | 130<br>100 | | | ISB3 | Full Standby Current<br>(Both Ports — All | Both Ports CEL & CER ≥ Vcc - 0.2V | MIL. | S | | _ | 1.0 | 30 | 1.0 | 30 | 1.0 | 30 | mΑ | | | CMOS Level Inputs) | VIN ≥ VCC - 0.2V or<br>VIN ≤ 0.2V | COM'L. | S | 1 | 15 | 1.0 | 10<br>15 | 1.0 | 15 | 1.0 | 15 | 1 | | | | <u>SEM</u> L= <u>SEM</u> R≥<br>Vcc-0.2V, f = 0 <sup>(3)</sup> | | L | 0.2 | 4.0 | 0.2 | 4.0 | 0.2 | 4.0 | 0.2 | 4.0 | | | ISB4 | Full Standby Current<br>(One Port — All | One Port CEL or<br>CER ≥ Vcc - 0.2V | MIL. | s | - | | 50 | 130 | 50 | 120 | 50 | 120 | mA | | | CMOS Level Inputs) | Vin ≥ Vcc - 0.2V or | | L | | | 45 | 100 | 45 | 90 | 45 | 90 | 1 | | | | Vin ≤ 0.2V Active Port Outputs | COM'L. | s | 45 | 120 | 45<br>45 | 110<br>90 | 45<br>45 | 90 | 45<br>45 | 110<br>90 | | | | | Open, f = fMAX <sup>(3)</sup> | | L | 45 | 100 | 45 | 90 | 45 | 90 | 45 | T an | | ### NOTES: - 1. "x" in part number indicates power rating (S or L). 2. Vcc = 5V, TA = +25°C. - 3. fMAX = 1/tRC = All inputs cycling at f = 1/tRC (except Output Enable). f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby ISB3. 7.14 4. 0°C to +70°C temperature range only. 2695 tol 08 2695 thi 07 # DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES<sup>(1)</sup> (L Version Only) VLC = 0.2V, VHC = VCC - 0.2V | Symbol | Parameter | Test Cond | Itlon | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |-------------------|--------------------------------------|--------------------|--------|--------------------|---------------------|------|------| | VDR | Vcc for Data Retention | _ | | 2.0 | _ | + | > | | ICCDR | Data Retention Current | Vcc = 2V | MIL. | _ | 100 | 4000 | μА | | | | CE ≥ VHC | COM'L. | _ | 100 | 1500 | | | tcor(3) | Chip Deselect to Data Retention Time | Vin ≥ VHC or ≤ VLC | | 0 | | _ | ns | | tR <sup>(3)</sup> | Operation Recovery Time | | | tRC <sup>(2)</sup> | | _ | ns | ### NOTES: - 1. VCC = 2V, TA = +25°C - 2. tnc = Read Cycle Time - 3. This parameter is guaranteed but not tested. ### LOW Vcc DATA RETENTION WAVEFORM ### **AC TEST CONDITIONS** | ACTECT CONSTROTO | | |-------------------------------|-------------------| | Input Pulse Levels | GND to 3.0V | | Input Rise/Fall Times | 5ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | See Figures 1 & 2 | 2696 tbl 08 Figure 1. Output Load \*Including scope and jig Figure 2. Output Load (for tLz, tHz, twz, tow) ### AC ELECTRICAL CHARACTERISTICS OVER THE **OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE** | | | IDT71342S35 <sup>(5)</sup><br>IDT71342L35 <sup>(5)</sup> | | IDT71342S45<br>IDT71342L45 | | IDT71342S55<br>IDT71342L55 | | IDT71342S70<br>IDT71342L70 | | | | |---------|-------------------------------------------------------|----------------------------------------------------------|------|----------------------------|------|----------------------------|------|----------------------------|----------|----|--| | Symbol | Parameter | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | | READ CY | CLE | | | | | | | | | | | | trc | Read Cycle Time | 35 | _ | 45 | | 55 | - | 70 | | ns | | | taa | Address Access Time | _ | 35 | _ | 45 | | 55 | _ | 70 | ns | | | TACE | Chip Enable Access Time <sup>(3)</sup> | _ | 35 | _ | 45 | _ | 55 | - | 70 | ns | | | TAOE | Output Enable Access Time | _ | 20 | _ | 25 | | 30 | | 40 | ns | | | tон | Output Hold from Address Change | 5 | | 5 | | 5 | _ | 5 | <u> </u> | ns | | | tı.z | Output Low Z Time <sup>(1, 2)</sup> | 5 | _ | 5 | _ | 5 | _ | 5 | <u> </u> | ns | | | tHZ | Output High Z Time <sup>(1, 2)</sup> | _ | 20 | _ | 20 | | 25 | | 30 | กร | | | tPU | Chip Enable to Power Up Time <sup>(2)</sup> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | | tPD | Chip Disable to Power Down Time <sup>(2)</sup> | _ | 50 | _ | 50 | _ | 50 | _ | 50 | กร | | | tsop | SEM Flag Update Pulse (OE or SEM) | 15 | _ | 15 | _ | 20 | | 20 | | ns | | | twop | Write Pulse to Data Delay <sup>(4)</sup> | _ | 80 | _ | 80 | _ | 80 | _ | 90 | ns | | | tooo | Write Data Valid to Read Data<br>Delay <sup>(4)</sup> | _ | 55 | _ | 55 | | 55 | _ | 70 | ns | | ### NOTES: - Transition is measured ±500mV from low or high impedance voltage with load (Figures 1 and 2). - This parameter is guaranteed but not tested. To access RAM, CE = VIL, SEM = VIH. To access semaphore, CE = VIH, SEM = VIII. - Port to Port delay through RAM cells from writing port to a reading port. - 5. 0°C to +70°C temperature range only. # TIMING WAVEFORM OF READ CYCLE NO. 1, EITHER SIDE<sup>(1, 2, 4)</sup> # TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE<sup>(1, 3)</sup> ### NOTES: - 1. R/W is high for Read Cycles. - 2. Device is continuously enabled, $\overline{CE} = VIL$ . This waveform cannot be used for semaphore reads. - 3. Addresses valid prior to or coincident with CE transition low. 4. OE = Vil. - 5. To access RAM, $\overline{CE} = VIH$ , $\overline{SEM} = VIH$ . To access semaphore, $\overline{CE} = VIH$ , $\overline{SEM} = VIL$ # TIMING WAVEFORM OF READ WITH PORT-TO-PORT DELAY(1, 2) ### NOTES: - 1. Write cycle parameters should be adhered to, to ensure proper writing. - 2. Device is continously enabled for both ports. ### AC ELECTRICAL CHARACTERISTICS OVER THE **OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE** | | | IDT71342S35 <sup>(5)</sup> | | IDT71342S45<br>IDT71342L45 | | IDT71342S55<br>IDT71342L55 | | IDT71342S70<br>IDT71342L70 | | | |---------|------------------------------------------------------|----------------------------|------|----------------------------|------|----------------------------|------|----------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE C | YCLE | | | | | | | | | | | twc | Write Cycle Time | 35 | | 45 | _ | 55 | _ | 70 | _ | ns | | tew | Chip Enable to End of Write <sup>(3)</sup> | 30 | | 40 | | 50 | | 60 | | ns | | taw _ | Address Valid to End of Write | 30 | _ | 40 | _ | 50 | | 60 | _ | ns | | tas | Address Set-up Time | 0 | | 0 | | 0 | | 0 | | ns | | twp | Write Pulse Width | 30 | - | 40 | ļ | 50 | | 60 | _ | ns | | twn | Write Recovery Time | 0 | _ | 0 | - | 0 | | 0 | | ns | | tDW | Data Valid to End of Write | 20 | _ | 20 | _ | 25 | _ | 30 | _ | ns | | tHZ | Output High Z Time <sup>(1, 2)</sup> | Τ | 20 | | 20 | _ | 25 | | 30 | ns | | tDH | Data Hold Time <sup>(4)</sup> | 3 | _ | 3 | _ | 3 | | 3 | _ | ns | | twz | Write Enabled to Output in High Z <sup>(1, 2)</sup> | T - | 20 | _ | 20 | _ | 25 | | 30 | ns | | tow | Output Active from End of Write <sup>(1, 2, 4)</sup> | 3 | _ | 3 | | 3 | _ | 3 | | ns | | tswr | SEM Flag Write to Read Time | 10 | | 10 | _ | 10 | _ | 10 | _ | ns | | tsps | SEM Flag Contention Window | 10 | _ | 10 | _ | 10 | _ | 10 | | ns | ### NOTES: - Transition is measured ±500mV from low or high impedance voltage with load (Figures 1 and 2). - 2. This parameter is guaranteed but not tested. 3. To access RAM, CE = VIL, SEM = VIH. To access semaphore, CE = VIH, SEM = VIL. This condition must be valid for the entire tew time. - 4. The specification for toth must be met by the device supplying data to the RAM under all operating conditions. Although toth and tow values will vary over voltage and temperature, the actual toth will always be smaller than the actual tow. - 5. 0°C to +70°C temperature range only. 2695 tbl 10 # TIMING WAVEFORM OF WRITE CYCLE NO. 1, R/W CONTROLLED TIMING(1, 2, 3, 7) # TIMING WAVEFORM OF WRITE CYCLE NO. 2, $\overline{\text{CE}}$ CONTROLLED TIMING<sup>(1, 2, 3, 5)</sup> - R/W must be high during all address transitions. - A write occurs during the overlap (tew or twp) of a low $\overline{CE}$ or $\overline{SEM}$ and a low $R/\overline{W}$ , twn is measured from the earlier of $\overline{CE}$ or $R/\overline{W}$ (or $\overline{SEM}$ or $R/\overline{W}$ ) going high to the end of write cycle. - During this period, the I/O pins are in the output state, and input signals must not be applied. - 5. If the CE or SEM low transition occurs simultaneously with or after the R/W low transition, the outputs remain in the high impedance state. - Transition is measured ±500mV from steady state with a 5pF load (including scope and jig). This parameter is sampled and not 100% tested. If OE is low during a R/W controlled write cycle, the write pulse width must be the larger of two or (twz + tow) to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If OE is high during an R/W controlled write cycle, this requirement does not apply and the write pulse can - be as short as the specified twp. 8. To access RAM, $\overrightarrow{CE} = V_{IL}$ , $\overrightarrow{SEM} = V_{IH}$ . To access semaphore, $\overrightarrow{CE} = V_{IH}$ , $\overrightarrow{SEM} = V_{IL}$ . Either condition must be valid for the entire tew time ## TIMING WAVEFORM OF SEMAPHORE READ AFTER WRITE TIMING. EITHER SIDE(1) #### NOTE: 1. $\overline{CE} = V H$ for the duration of the above timing (both write and read cycle). ## TIMING WAVEFORM OF SEMAPHORE CONTENTION(1, 3, 4) ### NOTE: - 1. Don = Dol = VIL, CEn = CEL = VIH, Semaphore Flag is released from both sides (reads as ones from both sides) at cycle start. 2. Either side "A" = left and side "B" = right, or side "A" = right and side "B" = left. 3. This parameter is measured from the point where PVWa or SEMa goes high until PVWs or SEMs goes high. - 4. If tsps is violated, the semaphore will fall positively to one side or the other, but there is no guarantee which side will obtain the flag. ## 7 ### **FUNCTIONAL DESCRIPTION** The IDT71342 is an extremely fast dual-port 4K x 8 CMOS static RAM with an additional 8 address locations dedicated to binary semaphore flags. These flags allow either processor on the left or right side of the dual-port RAM to claim a privilege over the other processor for functions defined by the system designer's software. As an example, the semaphore can be used by one processor to inhibit the other from accessing a portion of the dual-port RAM or any other shared resource. The dual-port RAM features a fast access time, and both ports are completely independent of each other. This means that the activity on the left port in no way slows the access time of the right port. Both ports are identical in function to standard CMOS static RAMs and can be read from or written to at the same time, with the only possible conflict arising from the simultaneous writing of, or a simultaneous READ/ WRITE of, a non-semaphore location. Semaphores are protected against such ambiguous situations and may be used by the system program to avoid any conflicts in the non-semaphore portion of the dual-port RAM. These devices have an automatic power-down feature controlled by CE, the dual-port RAM enable, and SEM, the semaphore enable. The CE and SEM pins control on-chip power down circuitry that permits the repective port to go into standby mode when not selected. This is the condition which is shown in Table 1 where CE and SEM are both high. Systems which can best use the IDT71342 contain multiple processors or controllers and are typically very high-speed systems which are software controlled or software intensive. These systems can benefit from a performance increase offered by the IDT71342's hardware semaphores, which provide a lockout mechanism without requiring complex programming. Software handshaking between processors offers the maximum in system flexibility by permitting shared resources to be allocated in varying configurations. The IDT71342 does not use its semaphore flags to control any resources through hardware, thus allowing the system designer total flexibility in system architecture. An advantage of using semaphores rather than the more common methods of hardware arbitration is that wait states are never incurred in either processor. This can prove to be a major advantage in very high-speed systems. ### HOW THE SEMAPHORE FLAGS WORK The semaphore logic is a set of eight latches which are independent of the dual-port RAM. These latches can be used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphores provide a hardware assist for a use assignment method called "Token Passing Allocation." In this method, the state of a semaphore latch is used as a token indicating that a shared resource is in use. If the left processor wants to use this resource, it requests the token by setting the latch. This processor then verifies its success in setting the latch by reading it. If it was successful, it proceeds to assume control over the shared resource. If it was not successful in setting the latch, it determines that the right side processor had set the latch first, has the token and is using the shared resource. The left processor can then either repeatedly request that semaphore's status or remove its request for that semaphore to perform another task and occasionally attempt again to gain control of the token via the set and test sequence. Once the right side has relinquished the token, the left side should succeed in gaining control. The semaphore flags are active low. A token is requested by writing a zero into a semaphore latch and is released when the same side writes a one to that latch. The eight semaphore flags reside within the IDT71342 in a separate memory space from the dual-port RAM. This address space is accessed by placing a low input on the $\overline{\text{SEM}}$ pin (which acts as a chip select for the semaphore flags) and using the other control pins (Address, $\overline{\text{OE}}$ , and R/W) as they would be used in accessing a standard static RAM. Each of the flags has a unique address which can be accessed by either side through address pins Ao – A2. When accessing the semaphores, none of the other address pins has any effect. When writing to a semaphore, only data pin Do is used. If a low level is written into an unused semaphore location, that flag will be set to a zero on that side and a one on the other (see Table II). That semaphore can now only be modified by the side showing the zero. When a one is written into the same location from the same side, the flag will be set to a one for both sides (unless a semaphore request from the other side is pending) and then can be written to by both sides. The fact that the side which is able to write a zero into a semaphore subsequently locks out writes from the other side is what makes semaphore flags useful in interprocessor communications. (A thorough discussion on the use of this feature follows shortly.) A zero written into the same location from the other side will be stored in the semaphore request latch for that side until the semaphore is freed by the first side. When a semaphore flag is read, its value is spread into all data bits so that a flag that is a one reads as a one in all data bits and a flag containing a zero reads as all zeros. The read value is latched into one side's output register when that side's semaphore select (SEM) and output enable (OE) signals go active. This serves to disallow the semaphore from changing state in the middle of a read cycle due to a write cycle from the other side. Because of this latch, a repeated read of a semaphore in a test loop must cause either signal (SEM or OE) to go inactive or the output will never change. A sequence of WRITE/READ must be used by the semaphore in order to guarantee that no system level contention will occur. A processor requests access to shared resources by attempting to write a zero into a semaphore location. If the semaphore is already in use, the semaphore request latch will contain a zero, yet the semaphore flag will appear as a one, a fact which the processor will verify by the subsequent read (see Table II). As an example, assume a 2695tbi 11 processor writes a zero the the left prot at a free semaphore location. On a subsequent read, the processor will verify that it has written successfully to that location and will assume control over the resource in question. Meanwhile, if a processor on the right side attempts to write a zero to the same semaphore flag it will fail, as will be verified by the fact that a one will be read from that semaphore on the right side during a subsequent read. Had a seqence of READ/WRITE been used instead, system contention problems could have occurred during the gap between the read and write cycles. It is important to note that a failed semaphore request must be followed by either repeated reads or by writing a one into the same location. The reason for this is easily understood by looking at the simple logic diagram of the semaphore flag in Figure 3. Two semaphore request latches feed into a semaphore flag. Whichever latch is first to present a zero to the semaphore flag will force its side of the semaphore flag low and the other side high. This condition will continue until a one is written to the same semaphore request latch. Should the other side's semaphore request latch have been written to a zero in the meantime, the semaphore flag will flip over to the other side as soon as a one is written into the first side's request latch. The second side's flag will now stay low until its semaphore request latch is written to a one. From this it is easy to understand that, if a semaphore is requested and the processor which requested it no longer needs the resource, the entire system can hang up until a one is written into that semaphore request latch. TABLE I - NON-CONTENTION READ/WRITE CONTROL | | Left or Right Port <sup>(1)</sup> | | | t <sup>(1)</sup> | | |-----|-----------------------------------|-----|----|------------------|----------------------------------------------| | R/W | CE | SEM | ŌĒ | D0-7 | Function | | Х | Н | Н | Х | Z | Port Disabled and in Power Down Mode | | Н | Н | L | L | DATAOUT | Data in Semaphore Flag Output on Port | | Х | Х | Х | Н | Z | Output Disabled | | | Н | L | Х | DATAIN | Port Data Bit Do Written Into Semaphore Flag | | Н | L | Н | L | DATAOUT | Data in memory output on port | | L | L | Н | х | DATAIN | Data on port written into memory | | Х | L_ | L | Х | _ | Not Allowed | NOTES: 1. AOL - A10L ≠ A0R - A10R H = HIGH, L = LOW, X = Don't Care, Z = High Impedance = Low-to-High transition. **TABLE II – EXAMPLE SEMAPHORE PROCUREMENT SEQUENCE** | Function | Do - D7 Left | Do - D7 Right | STATUS | |------------------------------------|--------------|---------------|--------------------------------------------------------| | No Action | 1 | 1 | Semaphore free | | Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token | | Right Port Writes "0" to Semaphore | 0 | 1 | No change. Right side has no write access to semaphore | | Left Port Writes "1" to Semaphore | 1 | 0 | Right port obtains semaphore token | | Left Port Writes "0" to Semaphore | 1 | 0 | No change. Left side has no write access to semaphore | | Right Port Writes "1" to Semaphore | 0 | 1 | Left port obtains semaphore token | | Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | | Right Port Writes "0" to Semaphore | 1 | 0 | Right port has semaphore token | | Right Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | | Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token | | Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | NOTE: 1. This table denotes a sequence of events for only one of the eight semaphores on the IDT71342. 2695 tol 12 7 11 The critical case of semaphore timing is when both sides request a single token by attempting to write a zero into it at the same time. The semaphore logic is specially designed to resolve this problem. If simultaneous requests are made, the logic guarantees that only one side receives the token. If one side is earlier than the other in making the request, the first side to make the request will receive the token. If both requests arrive at the same time, the assignment will be arbitrarily made to one port or the other. One caution that should be noted when using semaphores is that semaphores alone do not guarantee that access to a resource is secure. As with any powerful programming technique, if semaphores are misused or misinterpreted, a software error can easily happen. Code integrity is of the utmost importance when semaphores are used instead of slower, more restrictive hardware intensive schemes. Initialization of the semaphores is not automatic and must be handled via the initialization program at power up. Since any semaphore request flag which contains a zero must be reset to a one, all semaphores on both sides should have a one written into them at initialization from both sides to assure that they will be free when needed. ### **USING SEMAPHORES – Some examples** Perhaps the simplest application of semaphores is their application as resource markers for the IDT71342's dual-port RAM. Say the 4K x 8 RAM was to be divided into two 2K x 8 blocks which were to be dedicated at any one time to servicing either the left or right port. Semaphore 0 could be used to indicate the side which would control the lower section of memory, and Semaphore 1 could be defined as the indicator for the upper section of memory. To take a resource, in this example the lower 2K of dual-port RAM, the processor on the left port could write and then read a zero into Semaphore 0. If this task were successfully completed (a zero was read back rather than a one), the left processor would assume control of the lower 2K. Mean-while, the right processor would attempt to perform the same function. Since this processor was attempting to gain control of the resource after the left processor, it would read back a one in response to the zero it had attempted to write into Semaphore 0. At this point, the software could choose to try and gain control of the second 2K section by writing, then reading a zero into Semaphore 1. If it succeeded in gaining control, it would lock out the left side. Once the left side was finished with its task, it would write a one to Semaphore 0 and may then try to gain access to Semaphore 1. If Semaphore 1 was still occupied by the right side, the left side could undo its semaphore request and perform other tasks until it was able to write, then read a zero into Semaphore 1. If the right processor performs a similar task with Semaphore 0, this protocol would allow the two processors to swap 2K blocks of dual-port RAM with each other The blocks do not have to by any particular size and can even be variable, depending upon the complexity of the software using the semaphore flags. All eight semaphores could be used to divide the dual-port RAM or other shared resources into eight parts. Semaphores can even be assigned different meanings on different sides rather than being given a common meaning as was shown in the example Semaphores are a useful form of arbitration in systems like disk interfaces where the CPU must be locked out of a section of memory during a transfer and the I/O device cannot tolerate any wait states. With the use of semaphores, once the two devices had determined which memory area was "off limits" to the CPU, both the CPU and the I/O devices could access their assigned portions of memory continuously without any wait states. Semaphores are also useful in applications where no memory "WAIT" state is available on one or both sides. Once a semaphore handshake has been performed, both processors can access their assigned RAM segments at full speed. Another application is in the area of complex data structures. In this case, block arbitration is very important. For this application one processor may be responsible for building and updating a data structure. The other processor then reads and interprets that data structure. If the interpreting processor reads an incomplete data structure, a major error condition may exist. Therefore, some sort of arbitration must be used between the two different processors. The building processor arbitrates for the block, locks it and then is able to go in and update the data structure. When the update is completed, the data structure block is released. This allows the interpreting processor to come back and read the complete data structure, thereby guaranteeing a consistent data structure. Figure 3. IDT71342 Semaphore Logic 7.14 ### ORDERING INFORMATION 2695 drw 13