## M24256 M24128 # 256/128 Kbit Serial I<sup>2</sup>C Bus EEPROM Without Chip Enable Lines PRELIMINARY DATA - Compatible with I<sup>2</sup>C Extended Addressing - Two Wire I<sup>2</sup>C Serial Interface Supports 400 kHz Protocol - Single Supply Voltage: - 4.5V to 5.5V for M24xxx - 2.5V to 5.5V for M24xxx-W - 1.8V to 3.6V for M24xxx-R - Hardware Write Control - BYTE and PAGE WRITE (up to 64 Bytes) - RANDOM and SEQUENTIAL READ Modes - Self-Timed Programming Cycle - Automatic Address Incrementing - Enhanced ESD/Latch-Up Behavior - 100,000 Erase/Write Cycles (minimum) - 40 Year Data Retention (minimum) #### **DESCRIPTION** These I<sup>2</sup>C-compatible electrically erasable programmable memory (EEPROM) devices are organized as 32Kx8 bits (M24256) and 16Kx8 bits (M24128), and operate down to 2.5 V (for the -W version of each device), and down to 1.8 V (for the -R version of each device). The M24256 and M24128 are available in Plastic Dual-in-Line and Plastic Small Outline packages. These memory devices are compatible with the I<sup>2</sup>C extended memory standard. This is a two wire serial interface that uses a bi-directional data bus and serial clock. The memory carries a built-in 4- **Table 1. Signal Names** | SDA | Serial Data/Address Input/<br>Output | |-----------------|--------------------------------------| | SCL | Serial Clock | | WC | Write Control | | Vcc | Supply Voltage | | V <sub>SS</sub> | Ground | Figure 1. Logic Diagram August 1999 1/15 Figure 2A. DIP Connections Note: 1. NC = Not Connected bit unique Device Type Identifier code (1010) in accordance with the I<sup>2</sup>C bus definition. The memory behaves as a slave device in the $I^2C$ protocol, with all memory operations synchronized by the serial clock. Read and Write operations are initiated by a START condition, generated by the bus master. The START condition is followed by a Device Select Code and $R\overline{W}$ bit (as described in Table 3), terminated by an acknowledge bit. When writing data to the memory, the memory inserts an acknowledge bit during the 9<sup>th</sup> bit time, following the bus master's 8-bit transmission. When data is read by the bus master, the bus master acknowledges the receipt of the data byte in the same way. Data transfers are terminated by Figure 2B. SO Connections Note: 1. NC = Not Connected a STOP condition after an Ack for WRITE, and after a NoAck for READ. #### Power On Reset: V<sub>CC</sub> Lock-Out Write Protect In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is included. The internal reset is held active until the $V_{CC}$ voltage has reached the POR threshold value, and all operations are disabled – the device will not respond to any command. In the same way, when $V_{CC}$ drops from the operating voltage, below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable and valid $V_{CC}$ must be applied before applying any logic signal. Table 2. Absolute Maximum Ratings <sup>1</sup> | Symbol | Parameter | | Value | Unit | | |------------------|------------------------------------------|-----------------------------------------------------------------|----------------------|------|--| | T <sub>A</sub> | Ambient Operating Temperature | pient Operating Temperature | | | | | T <sub>STG</sub> | Storage Temperature | | -65 to 150 | °C | | | $T_LEAD$ | Lead Temperature during Soldering | PSDIP8: 10 sec<br>SO8: 40 sec<br>TSSOP14: t.b.c. | 260<br>215<br>t.b.c. | °C | | | V <sub>IO</sub> | Input or Output range | | -0.6 to 6.5 | ٧ | | | V <sub>CC</sub> | Supply Voltage | | -0.3 to 6.5 | ٧ | | | $V_{ESD}$ | Electrostatic Discharge Voltage (Human I | Electrostatic Discharge Voltage (Human Body model) <sup>2</sup> | | | | | V ESD | Electrostatic Discharge Voltage (Machine | 200 | ٧ | | | Note: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the ST SURE Program and other relevant quality documents. <sup>2.</sup> MIL-STD-883C, 3015.7 (100 pF, 1500 $\Omega$ ) <sup>3.</sup> EIAJ IC-121 (Condition C) (200 pF, 0 Ω) ### SIGNAL DESCRIPTION Serial Clock (SCL) The SCL input pin is used to strobe all data in and out of the memory. In applications where this line is used by slaves to synchronize the bus to a slower clock, the master must have an open drain output, and a pull-up resistor must be connected from the SCL line to $V_{CC}$ . (Figure 3 indicates how the value of the pull-up resistor can be calculated). In most applications, though, this method of synchronization is not employed, and so the pull-up resistor is not necessary, provided that the master has a push-pull (rather than open drain) output. #### Serial Data (SDA) The SDA pin is bi-directional, and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull up resistor must be connected from the SDA bus to V<sub>CC</sub>. (Figure 3 indicates how the value of the pull-up resistor can be calculated). #### Write Control (WC) The hardware Write Control pin $(\overline{WC})$ is useful for protecting the entire contents of the memory from inadvertent erase/write. The Write Control signal is used to enable $(\overline{WC}=V_{IL})$ or disable $(\overline{WC}=V_{IH})$ write instructions to the entire memory area. When unconnected, the $\overline{WC}$ input is internally read as $V_{IL}$ , and write operations are allowed. When $\overline{WC}$ =1, Device Select and Address bytes are acknowledged, Data bytes are not acknowledged. Please see the Application Note *AN404* for a more detailed description of the Write Control feature. #### **DEVICE OPERATION** The memory device supports the I<sup>2</sup>C protocol. This is summarized in Figure 4, and is compared with other serial bus protocols in Application Note *AN1001*. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the master, and the other as the slave. A data transfer can only be initiated by the master, which will also provide the serial clock for synchronization. The memory device is always a slave device in all communication. #### **Start Condition** START is identified by a high to low transition of the SDA line while the clock, SCL, is stable in the high state. A START condition must precede any data transfer command. The memory device continuously monitors (except during a programming cycle) the SDA and SCL lines for a START condition, and will not respond unless one is given. #### **Stop Condition** STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the memory device and the bus master. A STOP condition at the end of a Read command, after (and only after) a NoAck, forces the memory device into its standby state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle. #### Acknowledge Bit (ACK) An acknowledge signal is used to indicate a successful byte transfer. The bus transmitter, whether it be master or slave, releases the SDA bus after sending eight bits of data. During the 9<sup>th</sup> clock Figure 4. I<sup>2</sup>C Bus Protocol pulse period, the receiver pulls the SDA bus low to acknowledge the receipt of the eight data bits. #### **Data Input** During data input, the memory device samples the SDA bus signal on the rising edge of the clock, SCL. For correct device operation, the SDA signal must be stable during the clock low-to-high transition, and the data must change *only* when the SCL line is low. #### **Memory Addressing** To start communication between the bus master and the slave memory, the master must initiate a START condition. Following this, the master sends the 8-bit byte, shown in Table 3, on the SDA bus line (most significant bit first). This consists of the 7-bit Device Select Code, and the 1-bit Read/Write Designator (RW). The Device Select Code is further subdivided into: a 4-bit Device Type Identifier, and a 3-bit Chip Enable "Address" (0, 0, 0). Table 3. Device Select Code <sup>1</sup> | | Device Type Identifier | | | | | R₩ | | | |--------------------|------------------------|-------------------|---|---|---|----|----|----| | | b7 | b6 b5 b4 b3 b2 b1 | | | | | b0 | | | Device Select Code | 1 | 0 | 1 | 0 | 0 | 0 | 0 | R₩ | Note: 1. The most significant bit, b7, is sent first. **Table 4. Operating Modes** | Mode | RW bit | WC 1 | Data Bytes | Initial Sequence | |----------------------|--------|-----------------|------------|------------------------------------------------------| | Current Address Read | 1 | Х | 1 | START, Device Select, RW = '1' | | Random Address Read | 0 | Х | 1 | START, Device Select, $R\overline{W}$ = '0', Address | | Random Address Read | 1 | Х | ] ' | reSTART, Device Select, RW = '1' | | Sequential Read | 1 | Х | ≥ 1 | Similar to Current or Random Address Read | | Byte Write | 0 | V <sub>IL</sub> | 1 | START, Device Select, RW = '0' | | Page Write | 0 | V <sub>IL</sub> | ≤ 64 | START, Device Select, RW = '0' | Note: 1. $X = V_{IH}$ or $V_{IL}$ . To address the memory array, the 4-bit Device Type Identifier is 1010b. The $8^{th}$ bit is the $R\overline{W}$ bit. This is set to '1' for read and '0' for write operations. If a match occurs on the Device Select Code, the corresponding memory gives an acknowledgment on the SDA bus dur- ing the 9<sup>th</sup> bit time. If the memory does not match the Device Select Code, it deselects itself from the bus, and goes into stand-by mode. There are two modes both for read and write. These are summarized in Table 4 and described Figure 5. Write Mode Sequences with WC=1 (data write inhibited) Figure 6. Write Mode Sequences with WC=0 (data write enabled) #### **Table 5. Most Significant Byte** | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | |-----|-----|-----|-----|-----|-----|----|----| |-----|-----|-----|-----|-----|-----|----|----| Note: 1. b15 is treated as Don't Care on the M24256 series. b15 and b14 are Don't Care on the M24128 series. #### Table 6. Least Significant Byte 6/15 | | | | , | . , | | | | |----|----|----|----|-----|----|----|----| | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | later. A communication between the master and the slave is ended with a STOP condition. Each data byte in the memory has a 16-bit (two byte wide) address. The Most Significant Byte (Table 5) is sent first, followed by the Least significant Byte (Table 6). Bits b15 to b0 form the address of the byte in memory. Bit b15 is treated as a Don't Care bit on the M24256 memory. Bits b15 and b14 are treated as Don't Care bits on the M24128 memory. #### **Write Operations** Following a START condition the master sends a Device Select Code with the RW bit set to '0', as shown in Table 4. The memory acknowledges this, and waits for two address bytes. The memory responds to each address byte with an acknowledge bit, and then waits for the data byte. Writing to the memory may be inhibited if the $\overline{WC}$ input pin is taken high. Any write command with WC=1 (during a period of time from the START condition until the end of the two address bytes) will not modify the memory contents, and the accompanying data bytes will not be acknowledged, as shown in Figure 5. #### **Byte Write** In the Byte Write mode, after the Device Select Code and the address bytes, the master sends one data byte. If the addressed location is write protected by the WC pin, the memory replies with a NoAck, and the location is not modified. If, instead, the WC pin has been held at 0, as shown in Figure 7. Write Cycle Polling Flowchart using ACK Figure 6, the memory replies with an Ack. The master terminates the transfer by generating a STOP condition. #### Page Write The Page Write mode allows up to 64 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the most significant memory address bits (b14-b6 for the M24256 and b13-b6 for the M24128) are the same. If more bytes are sent than will fit up to the end of the row, a condition known as 'roll-over' occurs. Data starts to become overwritten (in a way not formally specified in this data sheet). The master sends from one up to 64 bytes of data, each of which is acknowledged by the memory if the $\overline{WC}$ pin is low. If the $\overline{WC}$ pin is high, the contents of the addressed memory location are not modified, and each data byte is followed by a NoAck. After each byte is transferred, the internal byte address counter (the 6 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. When the master generates a STOP condition immediately after the Ack bit (in the "10<sup>th</sup> bit" time slot), either at the end of a byte write or a page write, the internal memory write cycle is triggered. A STOP condition at any other time does not trigger the internal write cycle. During the internal write cycle, the SDA input is disabled internally, and the device does not respond to any requests. #### Minimizing System Delays by Polling On ACK During the internal write cycle, the memory disconnects itself from the bus, and copies the data from its internal latches to the memory cells. The maximum write time $(t_{\text{W}})$ is shown in Table 10, but the typical time is shorter. To make use of this, an Ack polling sequence can be used by the master. Figure 8. Read Mode Sequences Note: 1. The seven most significant bits of the Device Select Code of a Random Read (in the 1<sup>st</sup> and 4<sup>th</sup> bytes) must be identical. The sequence, as shown in Figure 7, is: - Initial condition: a Write is in progress. - Step 1: the master issues a START condition followed by a Device Select Code (the first byte of the new instruction). - Step 2: if the memory is busy with the internal write cycle, no Ack will be returned and the master goes back to Step 1. If the memory has terminated the internal write cycle, it responds with an Ack, indicating that the memory is ready to receive the second part of the next instruction (the first byte of this instruction having been sent during Step 1). #### **Read Operations** Read operations are performed independently of the state of the $\overline{WC}$ pin. #### **Random Address Read** A dummy write is performed to load the address into the address counter, as shown in Figure 8. Then, *without* sending a STOP condition, the master sends another START condition, and repeats the Device Select Code, with the RW bit set to '1'. The memory acknowledges this, and outputs the contents of the addressed byte. The master must *not* acknowledge the byte output, and terminates the transfer with a STOP condition. Table 7. DC Characteristics $(T_A = -40 \text{ to } 85 \, ^{\circ}\text{C}; \, V_{CC} = 4.5 \text{ to } 5.5 \text{ V or } 2.5 \text{ to } 5.5 \text{ V})$ $(T_A = -20 \text{ to } 85 \, ^{\circ}\text{C}; \, V_{CC} = 1.8 \text{ to } 3.6 \text{ V})$ | Symbol | Parameter | | Test Condition | Min. | Max. | Unit | |------------------|----------------------------------|------------|---------------------------------------------------------------------------------------------|--------------------|--------------------|----------| | ILI | Input Leakage Cui<br>(SCL, SDA) | rrent | $0 \text{ V} \leq V_{\text{IN}} \leq V_{\text{CC}}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output Leakage Co | urrent | 0 V ≤ V <sub>OUT</sub> ≤ V <sub>CC,</sub> SDA in Hi-Z | | ± 2 | μΑ | | | | | $V_{\rm CC}$ =5V, f <sub>c</sub> =400kHz (rise/fall time < 30ns) | | 2 | mA | | Icc | Supply Current | -W series: | $V_{CC}$ =2.5V, $f_c$ =400kHz (rise/fall time < 30ns) | | 1 | mA | | | | -R series: | $V_{\rm CC}$ =1.8V, $f_{\rm c}$ =100kHz (rise/fall time < 30ns) | | 0.5 | mA | | | | | $V_{IN} = V_{SS} \text{ or } V_{CC}$ , $V_{CC} = 5 \text{ V}$ | | 10 | μΑ | | I <sub>CC1</sub> | Supply Current<br>(Stand-by) | -W series: | $V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 2.5$ V | | 2 | μΑ | | | (2,2 | -R series: | $V_{\text{IN}} = V_{\text{SS}} \text{ or } V_{\text{CC}}$ , $V_{\text{CC}} = 1.8 \text{ V}$ | | 1 <sup>1</sup> | μА | | V <sub>IL</sub> | Input Low Voltage<br>(SCL, SDA) | | | -0.3 | 0.3V <sub>CC</sub> | ٧ | | V <sub>IH</sub> | Input High Voltage<br>(SCL, SDA) | | | 0.7V <sub>CC</sub> | V <sub>CC</sub> +1 | ٧ | | V <sub>IL</sub> | Input Low Voltage | (WC) | | -0.3 | 0.5 | ٧ | | V <sub>IH</sub> | Input High Voltage | (WC) | | 0.7V <sub>CC</sub> | V <sub>CC</sub> +1 | ٧ | | | | | $I_{OL} = 3 \text{ mA}, V_{CC} = 5 \text{ V}$ | | 0.4 | ٧ | | V <sub>OL</sub> | Output Low<br>Voltage | -W series: | $I_{OL} = 2.1 \text{ mA}, V_{CC} = 2.5 \text{ V}$ | | 0.4 | ٧ | | | , | -R series: | $I_{OL} = 0.7 \text{ mA}, V_{CC} = 1.8 \text{ V}$ | | 0.2 <sup>1</sup> | <b>V</b> | Note: 1. This is preliminary data. Table 8. Input Parameters<sup>1</sup> ( $T_A = 25 \, {}^{\circ}C$ , $f = 400 \, kHz$ ) | Symbol | Parameter | Test Condition | Min. | Max. | Unit | |-----------------|------------------------------------------------------|----------------------------------------|------|------|------| | C <sub>IN</sub> | Input Capacitance (SDA) | | | 8 | pF | | C <sub>IN</sub> | Input Capacitance (other pins) | | | 6 | pF | | $Z_{L}$ | Input Impedance (WC) | $V_{\text{IN}} \leq 0.3 V_{\text{CC}}$ | 5 | | kΩ | | Z <sub>H</sub> | Input Impedance (WC) | $V_{IN} \ge 0.7 V_{CC}$ | 500 | | kΩ | | t <sub>NS</sub> | Low Pass Filter Input Time<br>Constant (SCL and SDA) | | | 100 | ns | Note: 1. Sampled only, not 100% tested. **Table 9. AC Measurement Conditions** | Input Rise and Fall Times | ≤ 50 ns | |-----------------------------------------------|------------------------------------------| | Input Pulse Voltages | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> | | Input and Output Timing<br>Reference Voltages | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> | Figure 9. AC Testing Input Output Waveforms **Table 10. AC Characteristics** | | | | M24256 / M24128 | | | | | | | |----------------------------------|---------------------|-----------------------------------------|---------------------------------------------------------------|-----|----------------------------------------------------------------|-----|--------------------------------------------------------------|------|------| | Symbol | Alt. | Parameter | V <sub>CC</sub> =4.5 to 5.5 V<br>T <sub>A</sub> =-40 to 85° C | | V <sub>CC</sub> =2.5 to 5.5 V<br>T <sub>A</sub> =-40 to 85 ° C | | V <sub>CC</sub> =1.8 to 3.6 V<br>T <sub>A</sub> =-20 to 85°C | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>CH1CH2</sub> | t <sub>R</sub> | Clock Rise Time | | 300 | | 300 | | 1000 | ns | | t <sub>CL1CL2</sub> | t <sub>F</sub> | Clock Fall Time | | 300 | | 300 | | 300 | ns | | t <sub>DH1DH2</sub> <sup>2</sup> | t <sub>R</sub> | SDA Rise Time | 20 | 300 | 20 | 300 | 20 | 1000 | ns | | t <sub>DL1DL2</sub> <sup>2</sup> | t <sub>F</sub> | SDA Fall Time | 20 | 300 | 20 | 300 | 20 | 300 | ns | | t <sub>CHDX</sub> 1 | t <sub>SU:STA</sub> | Clock High to Input Transition | 600 | | 600 | | 4700 | | ns | | t <sub>CHCL</sub> | t <sub>HIGH</sub> | Clock Pulse Width High | 600 | | 600 | | 4000 | | ns | | t <sub>DLCL</sub> | t <sub>HD:STA</sub> | Input Low to Clock Low (START) | 600 | | 600 | | 4000 | | ns | | t <sub>CLDX</sub> | t <sub>HD:DAT</sub> | Clock Low to Input Transition | 0 | | 0 | | 0 | | μs | | t <sub>CLCH</sub> | t <sub>LOW</sub> | Clock Pulse Width Low | 1.3 | | 1.3 | | 4.7 | | μs | | t <sub>DXCX</sub> | t <sub>SU:DAT</sub> | Input Transition to Clock<br>Transition | 100 | | 100 | | 250 | | ns | | t <sub>CHDH</sub> | t <sub>SU:STO</sub> | Clock High to Input High (STOP) | 600 | | 600 | | 4000 | | ns | | t <sub>DHDL</sub> | t <sub>BUF</sub> | Input High to Input Low (Bus<br>Free) | 1.3 | | 1.3 | | 4.7 | | μs | | t <sub>CLQV</sub> 3 | t <sub>AA</sub> | Clock Low to Data Out Valid | 200 | 900 | 200 | 900 | 200 | 3500 | ns | | t <sub>CLQX</sub> | t <sub>DH</sub> | Data Out Hold Time After Clock<br>Low | 200 | | 200 | | 200 | | ns | | f <sub>C</sub> | f <sub>SCL</sub> | Clock Frequency | | 400 | | 400 | | 100 | kHz | | t <sub>W</sub> | t <sub>WR</sub> | Write Time | | 10 | | 10 | | 10 | ms | Note: 1. For a reSTART condition, or following a write cycle. 2. Sampled only, not 100% tested. 3. To avoid spurious START and STOP conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA. #### **Current Address Read** The device has an internal address counter which is incremented each time a byte is read. For the Current Address Read mode, following a START condition, the master sends a Device Select Code with the RW bit set to '1'. The memory acknowledges this, and outputs the byte addressed by the internal address counter. The counter is then incremented. The master terminates the transfer with a STOP condition, as shown in Figure 8, without acknowledging the byte output. #### **Sequential Read** This mode can be initiated with either a Current Address Read or a Random Address Read. The master *does* acknowledge the data byte output in this case, and the memory continues to output the next byte in sequence. To terminate the stream of bytes, the master must *not* acknowledge the last byte output, and *must* generate a STOP condition. The output data comes from consecutive addresses, with the internal address counter automatically incremented after each byte output. After the last memory address, the address counter 'rolls-over' and the memory continues to output data from memory address 00h. #### Acknowledge in Read Mode In all read modes, the memory waits, after each byte read, for an acknowledgment during the 9<sup>th</sup> bit time. If the master does not pull the SDA line low during this time, the memory terminates the data transfer and switches to its stand-by state. Figure 10. AC Waveforms #### **Table 11. Ordering Information Scheme** Note: 1. Available only on request. 2. 1.8 V to 3.6 V range (M24256-R and M24128-R) are only available in temperature range 5. #### **ORDERING INFORMATION** Devices are shipped from the factory with the memory content set at all '1's (FFh). The notation used for the device number is as shown in Table 11. For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you. Table 12. PSDIP8 - 8 pin Plastic Skinny DIP, 0.25mm lead frame | Coursels | | mm | | | inches | | |----------|------|------|-------|-------|--------|-------| | Symb. | Тур. | Min. | Max. | Тур. | Min. | Max. | | А | | 3.90 | 5.90 | | 0.154 | 0.232 | | A1 | | 0.49 | - | | 0.019 | - | | A2 | | 3.30 | 5.30 | | 0.130 | 0.209 | | В | | 0.36 | 0.56 | | 0.014 | 0.022 | | B1 | | 1.15 | 1.65 | | 0.045 | 0.065 | | С | | 0.20 | 0.36 | | 0.008 | 0.014 | | D | | 9.20 | 9.90 | | 0.362 | 0.390 | | E | 7.62 | - | - | 0.300 | _ | - | | E1 | | 6.00 | 6.70 | | 0.236 | 0.264 | | e1 | 2.54 | - | - | 0.100 | - | - | | eA | | 7.80 | - | | 0.307 | - | | eB | | | 10.00 | | | 0.394 | | L | | 3.00 | 3.80 | | 0.118 | 0.150 | | N | | 8 | | | 8 | | Figure 11. PSDIP8 (BN) Note: 1. Drawing is not to scale. Table 13. SO8 - 8 lead Plastic Small Outline, 200 mils body width | Symb. | | mm | | | inches | | |-------|------|------|------|-------|--------|-------| | Symb. | Тур. | Min. | Max. | Тур. | Min. | Max. | | А | | | 2.03 | | | 0.080 | | A1 | | 0.10 | 0.25 | | 0.004 | 0.010 | | A2 | | | 1.78 | | | 0.070 | | В | | 0.35 | 0.45 | | 0.014 | 0.018 | | С | 0.20 | - | - | 0.008 | - | - | | D | | 5.15 | 5.35 | | 0.203 | 0.211 | | E | | 5.20 | 5.40 | | 0.205 | 0.213 | | е | 1.27 | - | - | 0.050 | - | - | | Н | | 7.70 | 8.10 | | 0.303 | 0.319 | | L | | 0.50 | 0.80 | | 0.020 | 0.031 | | α | | 0° | 10° | | 0° | 10° | | N | | 8 | | | 8 | | | CP | | | 0.10 | | | 0.004 | Note: 1. Drawing is not to scale.