



# 3.3-V DUAL PLL MULTICLOCK GENERATOR

APPLICATIONS

**DVD Recorders** 

**HDD Recorders** 

**Set-Top Boxes** 

**DVD Players** 

**HDD + DVD Recorders** 

**Digital HDTV Systems** 

#### **FEATURES**

- 27-MHz Master Clock Input
- Generated Audio System Clock (PLL1707):
  - SCKO0: 768 f<sub>S</sub> (f<sub>S</sub> = 44.1 kHz)
  - SCKO1: 768  $f_S$ , 512  $f_S$  ( $f_S = 48 \text{ kHz}$ )
  - SCKO2: 256  $f_S$  ( $f_S = 32, 44.1, 48, 64, 88.2,$ 96 kHz)
  - SCKO3:  $384 f_S (f_S = 32, 44.1, 48, 64, 88.2,$ 96 kHz)
- **Generated Audio System Clock (PLL1708):** 
  - SCKO0:  $768 f_S (f_S = 44.1 kHz)$
  - SCKO1: 768 f<sub>S</sub>, 512 f<sub>S</sub>, 384 f<sub>S</sub>, 256 f<sub>S</sub>  $(f_S = 48 \text{ kHz})$
  - SCKO2: 256 f<sub>S</sub> (f<sub>S</sub> = 16, 22.05, 24, 32, 44.1, 48, 64, 88.2, 96 kHz)
  - SCKO3:  $384 f_S (f_S = 16, 22.05, 24, 32, 44.1,$ 48, 64, 88.2, 96 kHz)
- **Zero PPM Error Output Clocks**
- Low Clock Jitter: 50 ps (Typical)
- **Multiple Sampling Frequencies (PLL1707):**  $- f_S = 32, 44.1, 48, 64, 88.2, 96 \text{ kHz}$
- Multiple Sampling Frequencies (PLL1708):
  - $f_S = 16, 22.05, 24, 32, 44.1, 48, 64, 88.2,$ 96 kHz
- 3.3-V Single Power Supply
- PLL1707: Parallel Control PLL1708: Serial Control
- Package: 20-Pin SSOP (150 mil), Lead-Free **Product**

# DESCRIPTION

The PLL1707<sup>†</sup> and PLL1708<sup>†</sup> are low cost, phase-locked loop (PLL) multiclock generators. The PLL1707 and PLL1708 can generate four system clocks from a 27-MHz reference input frequency. The clock outputs of the PLL1707 can be controlled by sampling frequency-control pins and those of the PLL1708 can be controlled through serial-mode control pins. The device gives customers both cost and space savings by eliminating external components and enables customers to achieve the very low-jitter performance needed for high performance audio DACs and/or ADCs. The PLL1707 and PLL1708 are ideal for MPEG-2 applications which use a 27-MHz master clock such as DVD recorders, HDD recorders, DVD add-on cards for multimedia PCs, digital HDTV systems, and set-top boxes.

**DVD Add-On Cards for Multimedia PCs** 



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

†The PLL1707 and PLL1708 use the same die and they are electrically identical except for mode control.



## **FUNCTIONAL BLOCK DIAGRAM**



## PACKAGE/ORDERING INFORMATION

| PRODUCT      | PACKAGE | PACKAGE CODE | OPERATION<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA |
|--------------|---------|--------------|-----------------------------------|--------------------|--------------------|--------------------|
| DI 1 4707DDO | CCOD 00 | 00000        | 0500 +- 0500                      | DI 1 4707          | PLL1707DBQ         | Tube               |
| PLL1707DBQ   | SSOP 20 | 20DBQ        | –25°C to 85°C                     | PLL1707            | PLL1707DBQR        | Tape and reel      |
| DI I 4700DDO | 0000.00 | 00000        | 0500 1- 0500                      | DI 1 4700          | PLL1708DBQ         | Tube               |
| PLL1708DBQ   | SSOP 20 | 20DBQ        | –25°C to 85°C                     | PLL1708            | PLL1708DBQR        | Tape and reel      |

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                                                                   | PLL1705 AND PLL1706                  |
|-----------------------------------------------------------------------------------|--------------------------------------|
| Supply voltage: V <sub>CC</sub> , V <sub>DD</sub> 1–V <sub>DD</sub> 3             | 4 V                                  |
| Supply voltage differences: V <sub>CC</sub> , V <sub>DD</sub> 1–V <sub>DD</sub> 3 | ±0.1 V                               |
| Ground voltage differences: AGND, DGND1–DGND3                                     | ±0.1 V                               |
| Digital input voltage: FS1 (MD), FS2 (MC), SR (MS), CSEL                          | – 0.3 V to (V <sub>DD</sub> + 0.3) V |
| Analog input voltage, XT1, XT2                                                    | – 0.3 V to (V <sub>CC</sub> + 0.3) V |
| Input current (any pins except supplies)                                          | ±10 mA                               |
| Ambient temperature under bias                                                    | -40°C to 125°C                       |
| Storage temperature                                                               | −55°C to 150°C                       |
| Junction temperature                                                              | 150°C                                |
| Lead temperature (soldering)                                                      | 260°C, 5 s                           |
| Package temperature (IR reflow, peak)                                             | 260°C                                |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2



# **ELECTRICAL CHARACTERISTICS**

all specifications at T<sub>A</sub> = 25°C, V<sub>DD</sub>1–V<sub>DD</sub>3 (= V<sub>DD</sub>) = V<sub>CC</sub> = 3.3 V, f<sub>M</sub> = 27 MHz, crystal oscillation, f<sub>S</sub> = 48 kHz (unless otherwise noted)

|                     | PARAMETER                  |            | TEST CONDITIONS                                            | MIN                               | TYP       | MAX                  | UNIT |
|---------------------|----------------------------|------------|------------------------------------------------------------|-----------------------------------|-----------|----------------------|------|
| DIGITAL IN          | IPUT/OUTPUT                |            | •                                                          | -                                 |           |                      |      |
|                     | Logic input                |            |                                                            | CMOS compat                       | ible      |                      |      |
| V <sub>IH</sub> (1) | lament la mia laccal       |            |                                                            | 0.7V <sub>DD</sub>                |           | 3.6                  | 1/4- |
| V <sub>IL</sub> (1) | Input logic level          |            |                                                            |                                   |           | 0.3 V <sub>DD</sub>  | Vdc  |
| I <sub>IH</sub> (1) | - Input logic current      |            | $V_{IN} = V_{DD}$                                          |                                   | 65        | 100                  |      |
| I <sub>IL</sub> (1) | Input logic current        |            | V <sub>IN</sub> = 0 V                                      |                                   |           | ±10                  | μA   |
|                     | Logic output               |            |                                                            | CMOS                              |           |                      |      |
| VOH (2)             | Output la sia lavral       |            | I <sub>OH</sub> = -4 mA                                    | V <sub>DD</sub> – 0.4 V           |           |                      | Vdc  |
| V <sub>OL</sub> (2) | Output logic level         |            | I <sub>OL</sub> = 4 mA                                     |                                   |           | 0.4                  | Vdc  |
|                     |                            | DI 1 4707  | Standard f <sub>S</sub>                                    | 32                                | 44.1      | 48                   |      |
|                     |                            | PLL1707    | Double f <sub>S</sub>                                      | 64                                | 88.2      | 96                   |      |
|                     | Sampling frequency         |            | Half f <sub>S</sub>                                        | 16                                | 22.05     | 24                   | kHz  |
|                     |                            | PLL1708    | Standard f <sub>S</sub>                                    | 32                                | 44.1      | 48                   |      |
|                     |                            |            | Double f <sub>S</sub>                                      | 64                                | 88.2      | 96                   |      |
| MASTER C            | CLOCK (MCKO1, MCKO         | 2) CHARACT | <b>TERISTICS</b> ( $f_M = 27 \text{ MHz}, C_1 = C_2 = 1$   | 5 pF, C <sub>L</sub> = 20 pF on r | neasureme | nt pin)              |      |
|                     | Master clock frequency     | у          |                                                            | 26.73                             | 27        | 27.27                | MHz  |
| VIH                 | (2)                        |            |                                                            | 0.7 V <sub>CC</sub>               |           |                      | ٧    |
| VIL                 | Input level <sup>(3)</sup> |            |                                                            |                                   |           | 0.3 V <sub>C</sub> C | v    |
| lН                  | (3)                        |            | V <sub>IN</sub> = V <sub>CC</sub>                          |                                   |           | ±10                  |      |
| Iμ                  | Input current(3)           |            | V <sub>IN</sub> = 0 V                                      |                                   |           | ±10                  | μA   |
|                     | Output voltage (4)         |            |                                                            |                                   | 3.5       |                      | Vp-p |
|                     | Output rise time           |            | 20% to 80% of V <sub>DD</sub>                              |                                   | 2.0       |                      | ns   |
|                     | Output fall time           |            | 80% to 20% of V <sub>DD</sub>                              |                                   | 2.0       |                      | ns   |
|                     | 5                          |            | For crystal oscillation                                    | 45%                               | 51%       | 55%                  |      |
|                     | Duty cycle                 |            | For external clock                                         |                                   | 50%       |                      |      |
|                     | Clock jitter (5)           |            |                                                            |                                   | 50        |                      | ps   |
|                     | Power-up time (6)          |            |                                                            |                                   | 0.5       | 1.5                  | ms   |
| PLL AC CH           | HARACTERISTICS (SCH        | (O0-SCKO3) | (f <sub>M</sub> = 27 MHz, C <sub>L</sub> = 20 pF on measur | ement pin)                        |           |                      | l-   |
| SCKO0               |                            |            | Fixed                                                      |                                   | 33.8688   |                      |      |
| SCKO1               |                            | DI 1 4707  | Selectable for 48 kHz                                      | 24.576                            |           | 36.864               |      |
| SCKO2               |                            | PLL1707    | 256 fs                                                     | 8.192                             | 12.288    | 24.576               |      |
| SCKO3               | Output system clock        |            | 384 fS                                                     | 12.288                            | 18.432    | 36.864               |      |
| SCKO0               | frequency                  |            | Fixed                                                      |                                   | 33.8688   |                      | MHz  |
| SCKO1               | 7                          | DI 1 4=00  | Selectable for 48 kHz                                      | 12.288                            | 24.576    | 36.864               |      |
| SCKO2               | 7                          | PLL1708    | 256 f <sub>S</sub>                                         | 4.096                             | 12.288    | 24.576               |      |
| SCKO3               | 7                          |            | 384 f <sub>S</sub>                                         | 6.144                             | 18.432    | 36.864               |      |
|                     | Output rise time           | 1          | 20% to 80% of V <sub>DD</sub>                              |                                   | 2.0       |                      | ns   |
|                     | Output fall time           |            | 80% to 20% of V <sub>DD</sub>                              |                                   | 2.0       |                      | ns   |
|                     | Output duty cycle          |            |                                                            | 45                                | 50        | 55                   | %    |

<sup>(1)</sup> Pins 5, 6, 7, 12: FS1/MD, FS2/MC, SR/MS, CSEL (Schmitt-trigger input with internal pulldown, 3.3-V tolerant)

<sup>(2)</sup> Pins 2, 3, 14, 15, 18, 19: SCKO2, SCKO3, MCKO1, MCKO2, SCKO0, SCKO1

<sup>(3)</sup> Pin 10: XT1

<sup>(4)</sup> Pin 11: XT2

<sup>(5)</sup> Jitter performance is specified as standard deviation of jitter for 27-MHz crystal oscillation and default SCKO frequency setting. Jitter performance varies with master clock mode, SCKO frequency setting and load capacitance on each clock output.

<sup>(6)</sup> The delay time from power on to oscillation

<sup>(7)</sup> The settling time when the sampling frequency is changed

<sup>(8)</sup> The delay time from power on to lockup

<sup>(9)</sup> f<sub>M</sub> = 27-MHz crystal oscillation, no load on MCKO1, MCKO2, SCKO0, SCKO1, SCKO2, SCKO3. Power supply current varies with sampling frequency selection and load condition.

<sup>(10)</sup> While all bits of CE[6:1] are 0, the PLL1708 goes into power-down mode.



# **ELECTRICAL CHARACTERISTICS (continued)**

all specifications at T<sub>A</sub> = 25°C, V<sub>DD</sub>1–V<sub>DD</sub>3 (= V<sub>DD</sub>) = V<sub>CC</sub> = 3.3 V, f<sub>M</sub> = 27 MHz, crystal oscillation, f<sub>S</sub> = 48 kHz (unless otherwise noted)

|                                   | PARAMETER             | TEST CONDITIONS                                                    | MIN | TYP | MAX | UNIT |
|-----------------------------------|-----------------------|--------------------------------------------------------------------|-----|-----|-----|------|
| Output clock litter (5)           |                       | SCKO0, SCKO1                                                       |     | 58  | 100 | ps   |
|                                   |                       | SCKO2, SCKO3                                                       |     | 50  | 100 | ps   |
| Frequency Settling Time(1)        |                       | PLL1707, to stated output frequency                                |     | 50  | 150 | 20   |
|                                   |                       | PLL1708, to stated output frequency                                |     | 80  | 300 | ns   |
|                                   | Power-up time (8)     | To stated output frequency                                         |     | 3   | 6   | ms   |
| POWER SU                          | PPLY REQUIREMENTS     |                                                                    |     |     |     |      |
| V <sub>CC</sub> , V <sub>DD</sub> | Supply voltage range  |                                                                    | 2.7 | 3.3 | 3.6 | Vdc  |
| laa i laa                         | Supply current (9)    | V <sub>DD</sub> = V <sub>CC</sub> = 3.3 V, f <sub>S</sub> = 48 kHz |     | 19  | 25  | mA   |
| IDD + ICC                         | Supply current (9)    | Power down(10)                                                     |     | 350 | 550 | μΑ   |
|                                   | Power dissipation     | $V_{DD} = V_{CC} = 3.3 \text{ V, fg} = 48 \text{ kHz}$             |     | 63  | 90  | mW   |
| TEMPERAT                          | TEMPERATURE RANGE     |                                                                    |     |     |     |      |
|                                   | Operating temperature |                                                                    | -25 |     | 85  | °C   |
| θЈА                               | Thermal resistance    | PLL1707/8DBQ: 20-pin SSOP (150 mil)                                |     | 150 |     | °C/W |

- (1) Pins 5, 6, 7, 12: FS1/MD, FS2/MC, SR/MS, CSEL (Schmitt-trigger input with internal pulldown, 3.3-V tolerant)
- (2) Pins 2, 3, 14, 15, 18, 19: SCKO2, SCKO3, MCKO1, MCKO2, SCKO0, SCKO1
- (3) Pin 10: XT1
- (4) Pin 11: XT2
- (5) Jitter performance is specified as standard deviation of jitter for 27-MHz crystal oscillation and default SCKO frequency setting. Jitter performance varies with master clock mode, SCKO frequency setting and load capacitance on each clock output.
- (6) The delay time from power on to oscillation
- (7) The settling time when the sampling frequency is changed
- (8) The delay time from power on to lockup
- (9) f<sub>M</sub> = 27-MHz crystal oscillation, no load on MCKO1, MCKO2, SCKO0, SCKO1, SCKO2, SCKO3. Power supply current varies with sampling frequency selection and load condition.
- (10) While all bits of CE[6:1] are 0, the PLL1708 goes into power-down mode.

#### **PIN ASSIGNMENTS**





# **PLL1707 Terminal Functions**

| TERMINAL          |     |     |                                                                       |  |
|-------------------|-----|-----|-----------------------------------------------------------------------|--|
| NAME              | NO. | 1/0 | DESCRIPTION                                                           |  |
| AGND              | 9   | _   | Analog ground                                                         |  |
| CSEL              | 12  | I   | SCKO1 frequency selection control <sup>(1)</sup>                      |  |
| DGND1             | 4   | _   | Digital ground 1                                                      |  |
| DGND2             | 16  | _   | Digital ground 2                                                      |  |
| DGND3             | 17  | _   | Digital ground 3                                                      |  |
| FS1               | 5   | I   | Sampling frequency group control 1(1)                                 |  |
| FS2               | 6   | I   | Sampling frequency group control 2 <sup>(1)</sup>                     |  |
| MCKO1             | 14  | 0   | 27-MHz master clock output 1                                          |  |
| MCKO2             | 15  | 0   | 27-MHz master clock output 2                                          |  |
| SCKO0             | 18  | 0   | System clock output 0 (33.8688 MHz fixed)                             |  |
| SCKO1             | 19  | 0   | System clock output 1 (selectable for 48 kHz)                         |  |
| SCKO2             | 2   | 0   | System clock output 2 (256 fs selectable)                             |  |
| SCKO3             | 3   | 0   | System clock output 3 (384 f <sub>S</sub> selectable)                 |  |
| SR                | 7   | I   | Sampling rate control <sup>(1)</sup>                                  |  |
| VCC               | 8   | _   | Analog power supply, 3.3 V                                            |  |
| V <sub>DD</sub> 1 | 1   | _   | Digital power supply 1, 3.3 V                                         |  |
| V <sub>DD</sub> 2 | 13  | -   | Digital power supply 2, 3.3 V                                         |  |
| V <sub>DD</sub> 3 | 20  | -   | Digital power supply 3, 3.3 V                                         |  |
| XT1               | 10  | I   | 27-MHz crystal oscillator, or external clock input                    |  |
| XT2               | 11  | 0   | 27-MHz crystal oscillator, must be OPEN for external clock input mode |  |

<sup>(1)</sup> Schmitt-trigger input with internal pulldown.



# **PLL1708 Terminal Functions**

| TERMINAL          |     |     | DECORIDATION                                                          |  |  |
|-------------------|-----|-----|-----------------------------------------------------------------------|--|--|
| NAME              | NO. | 1/0 | DESCRIPTION                                                           |  |  |
| AGND              | 9   | -   | Analog ground                                                         |  |  |
| CSEL              | 12  | I   | SCKO1 frequency selection control <sup>(1)</sup>                      |  |  |
| DGND1             | 4   | -   | Digital ground 1                                                      |  |  |
| DGND2             | 16  | _   | Digital ground 2                                                      |  |  |
| DGND3             | 17  | -   | Digital ground 3                                                      |  |  |
| MC                | 6   | I   | Bit clock input for serial control <sup>(1)</sup>                     |  |  |
| MCKO1             | 14  | 0   | 27-MHz master clock output 1                                          |  |  |
| MCKO2             | 15  | 0   | 27-MHz master clock output 2                                          |  |  |
| MD                | 5   | I   | Data input for serial control <sup>(1)</sup>                          |  |  |
| MS                | 7   | I   | Chip select input for serial control <sup>(1)</sup>                   |  |  |
| SCKO0             | 18  | 0   | System clock output 0 (33.8688 MHz fixed)                             |  |  |
| SCKO1             | 19  | 0   | System clock output 1 (selectable for 48 kHz)                         |  |  |
| SCKO2             | 2   | 0   | System clock output 2 (256 fs selectable)                             |  |  |
| SCKO3             | 3   | 0   | System clock output 3 (384 fg selectable)                             |  |  |
| VCC               | 8   | _   | Analog power supply, 3.3 V                                            |  |  |
| V <sub>DD</sub> 1 | 1   | _   | Digital power supply 1, 3.3 V                                         |  |  |
| V <sub>DD</sub> 2 | 13  | -   | Digital power supply 2, 3.3 V                                         |  |  |
| V <sub>DD</sub> 3 | 20  | -   | Digital power supply 3, 3.3 V                                         |  |  |
| XT1               | 10  | I   | 27-MHz crystal oscillator, or external clock input                    |  |  |
| XT2               | 11  | 0   | 27-MHz crystal oscillator, must be OPEN for external clock input mode |  |  |

<sup>(1)</sup> Schmitt-trigger input with internal pulldown.



#### TYPICAL PERFORMANCE CURVES



NOTE: All specifications at  $T_A = 25^{\circ}C$ ,  $V_{DD}1-3$  (=  $V_{DD}$ ) =  $V_{CC} = +3.3$  V,  $f_M = 27$  MHz, crystal oscillation,  $C_1$ ,  $C_2 = 15$  pF, default frequency (33.8688 MHz for SCKO0, 36.864 MHz for SCKO1, 256  $f_S$  and 384  $f_S$  of 48 kHz for SCKO2 and SCKO3),  $C_L = 20$  pF on measurement pin, unless otherwise noted.





NOTE: All specifications at  $T_A = 25$ °C,  $V_{DD}1-3$  (=  $V_{DD}$ ) =  $V_{CC} = +3.3$  V,  $f_{M} = 27$  MHz, crystal oscillation,  $C_1$ ,  $C_2 = 15$  pF, default frequency (33.8688 MHz for SCKO0, 36.864 MHz for SCKO1, 256 fs and 384 fs of 48 kHz for SCKO2 and SCKO3),  $C_L = 20$  pF on measurement pin, unless otherwise noted.



#### THEORY OF OPERATION

## MASTER CLOCK AND SYSTEM CLOCK OUTPUT

The PLL1707/8 consists of a dual PLL clock and master clock generator which generates four system clocks and two buffered 27-MHz clocks from a 27-MHz master clock. Figure 7 shows the block diagram of the PLL1707/8. The PLL is designed to accept a 27-MHz master clock.



(): PLL1708

Figure 7. Block Diagram



The master clock can be either a crystal oscillator placed between XT1 (pin 10) and XT2 (pin 11), or an external input to XT1. If an external master clock is used, XT2 must be open. Figure 8 illustrates possible system clock connection options, and Figure 9 illustrates the 27-MHz master clock timing requirement.



Figure 8. Master Clock Generator Connection Diagram



| DESCRIPTION                      | SYMBOL  | MIN | MAX | UNIT |
|----------------------------------|---------|-----|-----|------|
| Master clock pulse duration HIGH | t(XT1H) | 10  |     | ns   |
| Master clock pulse duration LOW  | t(XT1L) | 10  |     | ns   |

Figure 9. External Master Clock Timing Requirement

The PLL1707/8 provides a very low-jitter, high-accuracy clock. SCKO0 outputs a fixed 33.8688-MHz clock, SCKO1 outputs 256  $f_S$ , 384  $f_S$  512  $f_S$ , or 768  $f_S$  ( $f_S$  = 48 kHz) which is selected by hardware or software control. The output frequency of the remaining clocks is determined by the sampling frequency ( $f_S$ ) under hardware or software control. SCKO2 and SCKO3 output 256- $f_S$  and 384- $f_S$  system clocks, respectively. Table 2 shows each sampling frequency which can be programmed. The system clock output frequencies for programmed sampling frequencies are shown in Table 3. The half sampling frequencies on SCKO2 and SCKO3 and 256  $f_S$  and 384  $f_S$  on SCKO1 are supported only on the PLL1708.

Table 1. Generated System Clock SCKO1 Frequency

| fS                   | SCK01 FREQUENCY |
|----------------------|-----------------|
| 256 f <sub>S</sub> † | 12.288 MHz      |
| 384 f <sub>S</sub> † | 18.432 MHz      |
| 512 fg               | 24.576 MHz      |
| 768 f <sub>S</sub>   | 36.864 MHz      |

<sup>†</sup> PLL1708 only



| Table 2. Sampling Frequencies | <b>Table</b> | e 2. San | npling | Freque | ncies |
|-------------------------------|--------------|----------|--------|--------|-------|
|-------------------------------|--------------|----------|--------|--------|-------|

| SAMPLING RATE                 | SAMPLIN | IG FREQUEN | ICY (kHz) |
|-------------------------------|---------|------------|-----------|
| Half sampling frequencies†    | 16      | 22.05      | 24        |
| Standard sampling frequencies | 32      | 44.1       | 48        |
| Double sampling frequencies   | 64      | 88.2       | 96        |

<sup>†</sup> PLL1708 only

Table 3. Sampling Frequencies and System Clock Output Frequencies

| SAMPLING FREQUENCY (kHz) | SAMPLING RATE | 256 f <sub>S</sub><br>SCKO2 (MHZ) | 384 f <sub>S</sub><br>SCKO3 (MHZ) |
|--------------------------|---------------|-----------------------------------|-----------------------------------|
| 16 <sup>†</sup>          | Half          | 4.096                             | 6.144                             |
| 22.05†                   | Half          | 5.6448                            | 8.4672                            |
| 24†                      | Half          | 6.144                             | 9.216                             |
| 32                       | Standard      | 8.192                             | 12.288                            |
| 44.1                     | Standard      | 11.2896                           | 16.9344                           |
| 48                       | Standard      | 12.288                            | 18.432                            |
| 64                       | Double        | 16.384                            | 24.576                            |
| 88.2                     | Double        | 22.5792                           | 33.8688                           |
| 96                       | Double        | 24.576                            | 36.864                            |

<sup>†</sup>PLL1708 only

Response time from power on (or applying the clock to XT1) to SCKO settling time is typically 3 ms. Delay time from sampling frequency change to SCKO settling is 300 ns maximum. Figure 10 illustrates SCKO transient timing in the PLL1708.



Figure 10. System Clock Transient Timing

The delay time for hardware control to use SR, FS2, FS1, or CSEL is 150 ns maximum. Figure 11 illustrates SCKO transient timing in the PLL1707. Clock transient timing is not synchronized with the SCKOs. External buffers are recommended on all output clocks in order to avoid degrading the jitter performance of the PLL1707/8.





Figure 11. SCKO Transient Timing

## **POWER-ON RESET**

The PLL1707/8 has an internal power-on reset circuit. The mode register of the PLL1708 is initialized with default settings by power-on reset. Throughout the reset period, all clock outputs are enabled with the default settings after power-up time. Initialization by internal power-on reset is done automatically during 1024 master clocks at  $V_{DD} > 2.0 \text{ V (TYP)}$ . Power-on reset timing is shown in Figure 12.



Figure 12. Power-On Reset Timing



#### **FUNCTION CONTROL**

The built-in functions of the PLL1707 can be controlled in the parallel mode (hardware mode), which uses SR (pin 7), FS1 (pin 5) and FS2 (pin 6). The PLL1708 can be controlled in the serial mode (software mode), which has a three-wire interface using MS (pin 7), MC (pin 6), and MD (pin 5). The selectable functions are shown in Table 4.

**Table 4. Selectable Functions** 

| SELECTABLE FUNCTION                                  | PARALLEL MODE | SERIAL MODE |
|------------------------------------------------------|---------------|-------------|
| Sampling frequency select (32 kHz, 44.1 kHz, 48 kHz) | Yes           | Yes         |
| Sampling rate select (standard/double)               | Yes           | Yes         |
| Sampling rate select (half)                          | No            | Yes         |
| Each clock output enable/disable                     | No            | Yes         |
| Power down                                           | No            | Yes         |
| SCKO1 configuration                                  | No            | Yes         |

#### PLL1707 (Parallel Mode)

In the parallel mode, the following functions can be selected:

#### Sampling Frequency Group Select

The sampling frequency group can be selected by FS1 (pin 5) and FS2 (pin 6).

| FS2 (PIN 6) | FS1 (PIN 5) | SAMPLING FREQUENCY |
|-------------|-------------|--------------------|
| LOW         | LOW         | 48 kHz             |
| LOW         | HIGH        | 44.1 kHz           |
| HIGH        | LOW         | 32 kHz             |
| HIGH        | HIGH        | Reserved           |

#### Sampling Rate Select

The sampling rate can be selected by SR (pin 7)

| SR (PIN 7) | SAMPLING RATE |
|------------|---------------|
| LOW        | Standard      |
| HIGH       | Double        |

# System Clock SCKO1 Frequency Select

System clock SCKO1 frequency can be selected by CSEL (pin 12).

| CSEL (PIN 12) | SCKO1 FREQUENCY |
|---------------|-----------------|
| LOW           | 36.864 MHz      |
| HIGH          | 24.576 MHz      |

# PLL1708 (Serial Mode)

The built-in functions of the PLL1708 are shown in Table 5. These functions are controlled using the MS, MC, and MD serial control signals.

**Table 5. Selectable Functions** 

| SELECTABLE FUNCTION                                  | DEFAULT                |
|------------------------------------------------------|------------------------|
| Sampling frequency select (32 kHz, 44.1 kHz, 48 kHz) | 48-kHz group           |
| Sampling rate select (half, standard, double)        | Standard               |
| Each clock output enable/disable                     | Enabled                |
| Power down                                           | Disabled               |
| SCKO1 configuration                                  | 36.864 MHz, 24.576 MHz |



## **Program-Register Bit Mapping**

The built-in functions of the PLL1708 are controlled through a 16-bit program register. This register is loaded using MD, MC and MS. After the 16 data bits are clocked in using the rising edge of MC, MS is used to latch the data into the register. Table 6 shows the bit mapping of the register. The serial mode control format and control data input timing are shown in Figure 13 and Figure 14, respectively.



Figure 13. Serial Mode Control Format



| DESCRIPTION            | SYMBOL             | MIN | TYP | MAX | UNIT         |
|------------------------|--------------------|-----|-----|-----|--------------|
| MC pulse cycle time    | t(MCY)             | 100 |     |     | ns           |
| MC pulse duration LOW  | t(MCL)             | 40  |     |     | ns           |
| MC pulse duration HIGH | t(MCH)             | 40  |     |     | ns           |
| MD hold time           | t(MDH)             | 40  |     |     | ns           |
| MD setup time          | t(MDS)             | 40  |     |     | ns           |
| MS low-level time      | t(MSL)             | 16  |     |     | MC clocks(1) |
| MS high-level time     | <sup>t</sup> (MHH) | 200 |     |     | ns           |
| MS hold time(2)        | t(MSH)             | 40  |     |     | ns           |
| MS setup time(3)       | t(MSS)             | 40  |     |     | ns           |

<sup>(1)</sup> MC clocks: MC clock period

Figure 14. Control Data Input Timing

<sup>(2)</sup> MC rising edge for LSB to MS rising edge

<sup>(3)</sup> MS rising edge to the next MC rising edge. If the MC clock is stopped after the LSB, any MS rise time is accepted.



# **Mode Register**

| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0   | 1   | 1   | 1   | 0   | 0   | CE6 | CE5 | CE4 | CE3 | CE2 | CE1 | SR2 | SR1 | FS2 | FS1 |

**Table 6. Mode Register Mapping** 

| REGISTER      | BIT NAME | DESCRIPTION                 |
|---------------|----------|-----------------------------|
|               | CE6      | MCKO2 output enable/disable |
|               | CE5      | MCKO1 output enable/disable |
|               | CE4 SCK  | SCKO1 output enable/disable |
| NA de control | CE3      | SCKO3 output enable/disable |
| Mode control  | CE2      | SCKO2 output enable/disable |
|               | CE1      | SCKO0 output enable/disable |
|               | SR[2:1]  | Sampling rate select        |
|               | FS[2:1]  | Sampling frequency select   |

FS[2:1]: Sampling Frequency Group Select

| FS2 | FS1 | SAMPLING FREQUENCY |
|-----|-----|--------------------|
| 0   | 0   | 48 kHz (default)   |
| 0   | 1   | 44.1 kHz           |
| 1   | 0   | 32 kHz             |
| 1   | 1   | Reserved           |

SR[2:1]: Sampling Rate Select

| SR2 | SR1 | SAMPLING RATE      |
|-----|-----|--------------------|
| 0   | 0   | Standard (default) |
| 0   | 1   | Double             |
| 1   | 0   | Half               |
| 1   | 1   | Reserved           |

CE [6:1]: Clock Output Control

| CE1-CE6 | CLOCK OUTPUT CONTROL          |
|---------|-------------------------------|
| 0       | Clock output disable          |
| 1       | Clock output enable (default) |

While all the bits of CE [6:1] are 0, the PLL1708 goes into the power-down mode, all dynamic operation including PLLs and the oscillator halts, but serial mode control is enabled for resumption.



#### **Configuration Register**

| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4   | D3  | D2  | D1  | D0  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|
| 0   | 1   | 1   | 0   | 1   | 1   | RSV | RSV | RSV | RSV | RSV | CFG1 | RSV | RSV | RSV | RSV |

**Table 7. Configuration Register Mapping** 

| REGISTER      | BIT NAME | DESCRIPTION         |
|---------------|----------|---------------------|
| <b>.</b>      | RSV      | Reserved, must be 0 |
| Configuration | CFG1     | SCKO1 configuration |

CFG1: SCKO1 Configuration Control

| CFG1 | CONFIGURATION 1                            |  |  |  |  |  |  |
|------|--------------------------------------------|--|--|--|--|--|--|
| 0    | 36.864 MHz, 24.576 MHz for SCKO1 (default) |  |  |  |  |  |  |
| 1    | 18.432 MHz, 12.288 MHz for SCKO1           |  |  |  |  |  |  |

The system clock SCKO1 frequency can be selected by CSEL (pin 12) and CFG1 (register).

| CFG1<br>(REGISTER) | CSEL<br>(PIN 12) | SCKO1      |
|--------------------|------------------|------------|
| 0                  | LOW              | 36.864 MHz |
| 0                  | HIGH             | 24.576 MHz |
| 1                  | LOW              | 18.432 MHz |
| 1                  | HIGH             | 12.288 MHz |

#### **CONNECTION DIAGRAM**

Figure 15 shows the typical connection circuit for the PLL1707. There are four grounds for digital and analog power supplies. However, the use of one common ground connection is recommended to avoid latch-up or other power-supply-related troubles. Power supplies should be bypassed as close as possible to the device.

#### **MPEG-2 APPLICATIONS**

Typical applications for the PLL1707/8 are MPEG-2 based systems such as DVD recorders, HDD recorders, DVD players, DVD add-on cards for multimedia PCs, digital HDTV systems, and set-top boxes. The PLL1707/8 provides audio system clocks for a CD-DA DSP, DVD DSP, Karaoke DSP, ADC(s), and DAC(s) from a 27-MHz video clock.





- (1) 0.1-µF ceramic capacitor typical, depending on quality of power supply and pattern layout
- (2) 10-μF aluminum electrolytic capacitor typical, depending on quality of power supply and pattern layout
- (3) 27-MHz quartz crystal and 10–33 pF × 2 ceramic capacitors, which generate the appropriate amplitude of oscillation on XT1/XT2
- (4) This connection is for PLL1707 (parallel mode); when PLL1708 (serial mode) is to be used, control pins must be connected to serial interfaced controller.
- (5) For good jitter performance, minimize the load capacitance on the clock output. It is recommended to drive the clock outputs through buffers, especially if there are heavy loads on SCKO0 and SCKO1, and to minimize mutual interference by separating them or inserting a guard pattern between them.

Figure 15. Typical Connection Diagram



# **BLOCK DIAGRAM OF DVD PLAYER APPLICATION**



## **BLOCK DIAGRAM OF HDD+DVD RECORDER APPLICATION**







17-May-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| PLL1707DBQ       | ACTIVE | SSOP         | DBQ     | 20   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | PLL1707        | Samples |
| PLL1707DBQG4     | ACTIVE | SSOP         | DBQ     | 20   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | PLL1707        | Samples |
| PLL1707DBQR      | ACTIVE | SSOP         | DBQ     | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | PLL1707        | Samples |
| PLL1707DBQRE4    | ACTIVE | SSOP         | DBQ     | 20   |      | TBD                        | Call TI          | Call TI            | -25 to 85    |                | Samples |
| PLL1707DBQRG4    | ACTIVE | SSOP         | DBQ     | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | PLL1707        | Samples |
| PLL1708DBQ       | ACTIVE | SSOP         | DBQ     | 20   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | PLL1708        | Samples |
| PLL1708DBQG4     | ACTIVE | SSOP         | DBQ     | 20   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | PLL1708        | Samples |
| PLL1708DBQR      | ACTIVE | SSOP         | DBQ     | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | PLL1708        | Samples |
| PLL1708DBQRG4    | ACTIVE | SSOP         | DBQ     | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | PLL1708        | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# PACKAGE OPTION ADDENDUM

17-May-2014

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF PLL1707:

Automotive: PLL1707-Q1

www.ti.com

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com 16-Aug-2012

# TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

# \*All dimensions are nominal

| 1 | 7 til difficilotto dio ficilima |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---|---------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | PLL1707DBQR                     | SSOP            | DBQ                | 20 | 2000 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
|   | PLL1708DBQR                     | SSOP            | DBQ                | 20 | 2000 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 16-Aug-2012



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PLL1707DBQR | SSOP         | DBQ             | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| PLL1708DBQR | SSOP         | DBQ             | 20   | 2000 | 367.0       | 367.0      | 38.0        |

DBQ (R-PDSO-G20)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AD.



DBQ (R-PDSO-G20)

# PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>