# **FUJITSU MICROELECTRONICS** # MBM2148-55L MBM2148-70L # MOS 4096-BIT STATIC RANDOM ACCESS MEMORY #### DESCRIPTION The Fujitsu MBM2148L is a 1024 word by 4 bit static random access memory with automatic power down. It is fabricated using N-channel silicon gate MOS technology. The memory is fully static and requires no clock or timing strobe. All pins are TTL compatible and a single 5V power supply is required. A separate chip select (CS) pin simplifies multipackage systems design. It permits the selection of an individual package when outputs are OR-tied, and furthermore on selecting a single package by CS the other deselected packages automatically Fujitsu's down. power MBM2148L offers the advantages of low power dissipation, low cost and high performance. #### **FEATURES** - Organization: 1024 words x 4 bits - · Static operation; no clock or timing strobe required - · Fast access time: MBM2148-55L: 55 ns max. MBM2148-70L: 70 ns max. - Low power consumption: ICC = 125mA max. I<sub>SB</sub> = 20mA max. - Single +5V DC supply voltage (±10% tolerance) - Common data input/output - TTL compatible inputs/outputs - Three-state output with OR-tie capability - Chip select for simplified memory expansion, automatic power down - Standard 18-pin DIP package - Pin compatible with Intel 2148 CERDIP PACKAGE **DIP-18C-C01** #### PIN ASSIGNMENT This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. #### MBM2148 BLOCK DIAGRAM ### MBM2148-55L/MBM2148-70L #### **ABSOLUTE MAXIMUM RATINGS (See Note)** | Rating | Symbol | Value | Unit | | |----------------------------------------------------|------------------|-------------|------|--| | Voltage On Any Pin with respect to V <sub>SS</sub> | VIN, VOUT, VCC | -3.5 to +7 | ٧ | | | Short Circuit Output Current | <u> </u> | 20 | mA | | | Temperature Under Bias | TA | -10 to +85 | °C | | | Storage Temperature | T <sub>sta</sub> | -65 to +150 | °C | | | Power Dissipation | PD | 1.2 | W | | NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operations sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### CAPACITANCE(1) $(T_A = 25 \,{}^{\circ}C; f = 1 \,MHz)$ | Parameter | Symbol | Тур | Max | Unit | |----------------------------------------------------|------------------|-----|-----|------| | Address/Control Capacitance (V <sub>IN</sub> = 0V) | C <sub>IN</sub> | _ | 5 | pF | | Input/Output Capacitance (V <sub>OUT</sub> = 0V) | C <sub>1/O</sub> | _ | 7 | pF | NOTE: 1) This parameter is sampled and not 100% tested. #### RECOMMENDED OPERATING CONDITIONS (Referenced to V<sub>SS</sub>) | Parameter | Symbol | Min | Тур | Max | Unit | Ambient <sup>(1)</sup><br>Temperature | |--------------------|-----------------|------|-----|-----|------|---------------------------------------| | Supply Voltage | V <sub>CC</sub> | 4.5 | 5.0 | 5.5 | ٧ | | | Input Low Voltage | VIL | -3.0 | _ | 0.8 | ٧ | 0°C to +70°C | | Input High Voltage | V <sub>IH</sub> | 2.1 | _ | 6.0 | V | | NOTE: 1. The operating ambient temperature range is guaranteed with transverse airflow exceeding 400 linear feet per minute. #### DC CHARACTERISTICS (Recommended operating conditions unless otherwise noted) | Parameter | Symbol | Min | Max | Unit | | |----------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|-------|--| | Input Leakage Current | | _ | | | | | $(V_{IN} = V_{SS} \text{ to } V_{CC}, V_{CC} = Max)$ | լ | -10 | 10 | μА | | | Output Leakage Current<br>(CS = V <sub>IH</sub> , V <sub>OUT</sub> = V <sub>SS</sub> to 4.5V, V <sub>CC</sub> = Max) | lLO | -50 | 50 | μА | | | Power Supply Current | | | 105 | | | | $V_{CC} = Max, \overline{CS} = V_{IL}, I_{OUT} = 0mA$ | lcc | _ | 125 | mA mA | | | Output Low Voltage (I <sub>OL</sub> = 8mA) | VOL | | 0.4 | V | | | Output High Voltage (I <sub>OH</sub> = -4mA) | VoH | 2.4 | | V | | | Standby Current<br>(V <sub>CC</sub> = Min to Max, <del>CS</del> = V <sub>IH</sub> , I <sub>OUT</sub> = 0mA) | I <sub>SB</sub> | _ | 20 | mA | | | Peak Power-On Current (V <sub>CC</sub> = V <sub>SS</sub> to V <sub>CC</sub> ,Min CS = Lower of V <sub>CC</sub> or V <sub>IH</sub> Min) | I <sub>PO</sub> | _ | 30 | mA | | | Output Short Circuit Current<br>(V <sub>OUT</sub> = V <sub>SS</sub> to V <sub>CC</sub> ) | los | -200 | 200 | mA | | ## AC CHARACTERISTICS (Recommended operating conditions unless otherwise noted.) #### READ CYCLE | | | | MBM2148-55L | | | MBM2148-70L | | | Unit | |-----------------------------------------------------|-------|-------------------|-------------|-----|-----|--------------------------------------------------|--------------|-----|------| | Parameter NOTES | NOTES | Symbol | Min | Тур | Max | Min | Тур | Max | | | | | | 55 | | | 70 | _ | _ | ns | | Read Cycle Time | | TRC | | | 55 | | | 70 | ns | | Address Access Time | | t <sub>AA</sub> | | | | | | 70 | ns | | Chip Select Access Time | 1 | t <sub>ACS1</sub> | | | 55 | | | 80 | ns | | Chip Select Access Time | 2 | t <sub>ACS2</sub> | | | 65 | | <u> </u> | 80 | 113 | | Previous Read Data Valid<br>After Change of Address | | tон | 5 | | | 5 | | | ns | | Chip Select to Power Up | | tpu | 0 | T - | - 1 | 0_ | | | ns | | | ্র | | 20 | | | 20 | _ | - | ns | | Chip Select to Output Active | 3 | t <sub>LZ</sub> | | | 20 | 0 | | 20 | ns | | Chip Select to Output Three-St | ate 3 | tHZ | 0 | | | <del> </del> | <del> </del> | 30 | ns | | Chip Select to Power Down | | t <sub>PD</sub> | _ | 1 - | 30 | | | 30 | | NOTE: 1. Chip deselected for greater than 55 ns prior to selection - 2. Chip deselected for a finite time that is less than 55 ns prior to selection. (If the deselect time is 0 ns, the chip is by definition selected and access occurs according to Read Cycle: Address Changing.) - 3. Transition is measured ±500 mV from high impedance voltage with LOAD B. This parameter is sampled and not 100% tested. ## READ CYCLE (1) ### MBM2148-55L/MBM2148-70 L #### **AC CHARACTERISTICS** (Recommended operating conditions unless otherwise noted.) #### WRITE CYCLE | - NATEA | Symbol | MBM2148-55L | | | MBM2148-70L | | | Unit | |-------------------------------------|-----------------|-------------|-----|-----|-------------|----------|----------|---------| | Parameter <u>NOTES</u> | | Min | Тур | Max | Min | Тур | Max | O III C | | Write Cycle Time | twc | 55 | _ | _ | 70 | _ | _ | ns | | Address Valid to End of Write | taw | 50 | _ | _ | 65 | | _ | ns | | Chip Select to End of Write | tcw | 50 | _ | _ | 65 | _ | <u> </u> | ns | | Data Valid to End of Write | t <sub>DW</sub> | 20 | | | 25 | _ | _ | ns | | Data Hold Time | t <sub>DH</sub> | 0 | - | _ | 0 | <b>—</b> | _ | ns | | Write Pulse Width | twp | 40 | | _ | 50 | | | ns | | Write Recovery Time | twn | 5 | _ | _ | 5 | T - | _ | ns | | Address Setup Time | tas | 0 | _ | | 0 | | | ns | | Output Active From End of Write | tow | 0 | _ | _ | 0 | _ | _ | ns | | Write Enabled to Output Three-State | twz | 0 | | 20 | 0 | _ | 25 | ns | NOTE: 1. Transition is measured ±500 mV from high impedance voltage with LOAD B. This parameter is sampled and not 100% tested. #### WRITE CYCLE NOTE: 1. If $\overline{\text{CS}}$ goes high simulataneously with $\overline{\text{WE}}$ high, the output remains in a high impedance state. #### WRITE CYCLE #### AC TEST CONDITIONS Input Pulse Level: Input Pulse Rise and Fall Times: **DV to 3.0V** Timing Measurement Reference Levels: 1.5V Inputs: Outputs: 1.5V ### **OVERVIEW** The MBM2148 family from Fujitsu are high performance parts. They are designed for high speed and low power system requirements. The high speed is obtained by advanced NMOS processing. The low power system requirements are achieved by the use of the MBM2148's chip select (active low). The MBM2148 automatically enters standby (drawing only ISB) whenever the chip select is high. Upon activation of chip select (CS = LOW) the MBM2148 automatically powers up and draws ICC. This automatic power up/down is an extremely useful feature. PC board layout with proper V<sub>CC</sub> decoupling will minimize power line glitches. Input and data bus lines are an additional area of concern. Unless bus lines are properly designed and terminated, cross coupling, cross talk and reflections can occur. Of particular importance is the undershoot on address line. Once again, careful attention to good PC board layout and proper termination techniques will yield a well designed and reliable memory system.