|                                                               |                                                                     |         |                                |                                                    |        |                   |                                                                                                        | F                                  | REVISI | ONS                |         |                     |                       |                |       |    |     |      |    |    |
|---------------------------------------------------------------|---------------------------------------------------------------------|---------|--------------------------------|----------------------------------------------------|--------|-------------------|--------------------------------------------------------------------------------------------------------|------------------------------------|--------|--------------------|---------|---------------------|-----------------------|----------------|-------|----|-----|------|----|----|
| LTR                                                           | DESCRIPTION                                                         |         |                                |                                                    |        |                   | DATE (YR-MO-DA)                                                                                        |                                    |        | APPROVED           |         |                     |                       |                |       |    |     |      |    |    |
| Α                                                             | Update drawing to current requirements. Editorial chathroughout gap |         |                                |                                                    |        |                   |                                                                                                        | anges 01-05-10                     |        |                    | )5-16   | 5-16 Raymond Monnin |                       |                | n     |    |     |      |    |    |
| В                                                             | Boile                                                               | erplate | upda                           | te and                                             | part c | of five           | /ear re                                                                                                | eview.                             | tcr    | 06-04-27           |         |                     |                       | Raymond Monnin |       |    |     |      |    |    |
| С                                                             | Update drawing to the current requirements of MIL-P                 |         |                                |                                                    | MIL-PI | RF-385            | 535                                                                                                    | glg                                |        | 14-0               | )8-11   |                     | Cha                   | arles S        | affle |    |     |      |    |    |
|                                                               |                                                                     |         |                                |                                                    |        |                   |                                                                                                        |                                    |        |                    |         |                     |                       |                |       |    |     |      |    |    |
| REV                                                           |                                                                     |         |                                |                                                    |        |                   |                                                                                                        |                                    |        |                    |         |                     |                       |                |       |    |     |      |    |    |
| SHEET                                                         |                                                                     |         |                                |                                                    |        |                   |                                                                                                        |                                    |        |                    |         |                     |                       |                |       |    |     |      |    |    |
| REV                                                           | С                                                                   | С       | С                              | С                                                  | С      | С                 | С                                                                                                      | С                                  | С      |                    |         |                     |                       |                |       |    |     |      |    |    |
| SHEET                                                         | 15                                                                  | 16      | 17                             | 18                                                 | 19     | 20                | 21                                                                                                     | 22                                 | 23     |                    |         |                     |                       |                |       |    |     |      |    |    |
| REV STATUS                                                    | 3                                                                   | 1       |                                | RE\                                                | /      |                   | С                                                                                                      | С                                  | С      | С                  | С       | С                   | С                     | С              | С     | С  | С   | С    | С  | С  |
| OF SHEETS                                                     |                                                                     |         |                                | SHE                                                | EET    |                   | 1                                                                                                      | 2                                  | 3      | 4                  | 5       | 6                   | 7                     | 8              | 9     | 10 | 11  | 12   | 13 | 14 |
| PMIC N/A PREPARED BY Jeff Bowling                             |                                                                     |         |                                | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |        |                   |                                                                                                        |                                    |        |                    |         |                     |                       |                |       |    |     |      |    |    |
| MICRO                                                         |                                                                     | CUIT    |                                | CHECKED BY  Jeff Bowling                           |        |                   |                                                                                                        | http://www.landandmaritime.dla.mil |        |                    |         |                     |                       |                |       |    |     |      |    |    |
| THIS DRAWING IS<br>AVAILABLE<br>FOR USE BY ALL<br>DEPARTMENTS |                                                                     |         | APPROVED BY<br>Michael A. Frye |                                                    |        |                   | MICROCIRCUIT, MEMORY, DIGITAL, 8K X 8<br>NONVOLATILE STATIC RAM WITH<br>AUTOMATIC STORE ON POWER LOSS, |                                    |        |                    |         |                     |                       |                |       |    |     |      |    |    |
| AND AGENCIES OF THE<br>DEPARTMENT OF DEFENSE                  |                                                                     |         |                                | DRA                                                |        | 6 APPI<br>94-08-1 |                                                                                                        | L DAT                              | E      | MONOLITHIC SILICON |         |                     |                       |                |       |    |     |      |    |    |
| AMS                                                           | SC N/A                                                              | 4       |                                | REV                                                | ISION  | I LEVE            | EL<br>C                                                                                                |                                    |        |                    | ZE<br>A |                     | GE CC<br><b>67268</b> |                |       | 5  | 962 | -945 | 99 |    |
| DSCC FORM 2                                                   |                                                                     |         |                                |                                                    |        |                   |                                                                                                        |                                    |        | SHEET 1 OF 23      |         |                     |                       |                |       |    |     |      |    |    |

## 1. SCOPE

- 1.1 Scope. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Generic number | Circuit function | Access<br><u>Time</u>                      | Store<br>Cycle                                                                                                                                               | Recall<br><u>Cycle</u>                                                                                                                                                                                 | Endurance                                                                                                                                                                                                                                        |
|----------------|------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12C68          | 8K X 8 NVSRAM    | 55 ns                                      | 12 ms                                                                                                                                                        | 25 μs                                                                                                                                                                                                  | 100,000 cycles                                                                                                                                                                                                                                   |
| 12C68          | 8K X 8 NVSRAM    | 45 ns                                      | 12 ms                                                                                                                                                        | 25 μs                                                                                                                                                                                                  | 100,000 cycles                                                                                                                                                                                                                                   |
| 12C68          | 8K X 8 NVSRAM    | 35 ns                                      | 12 ms                                                                                                                                                        | 25 μs                                                                                                                                                                                                  | 100,000 cycles                                                                                                                                                                                                                                   |
|                | 12C68<br>12C68   | 12C68 8K X 8 NVSRAM<br>12C68 8K X 8 NVSRAM | Generic number         Circuit function         Time           12C68         8K X 8 NVSRAM         55 ns           12C68         8K X 8 NVSRAM         45 ns | Generic number         Circuit function         Time         Cycle           12C68         8K X 8 NVSRAM         55 ns         12 ms           12C68         8K X 8 NVSRAM         45 ns         12 ms | Generic number         Circuit function         Time         Cycle         Cycle           12C68         8K X 8 NVSRAM         55 ns         12 ms         25 μs           12C68         8K X 8 NVSRAM         45 ns         12 ms         25 μs |

1.2.3 Device class designator. The device class designator is a single letter identifying the product assurance level as follows:

| Device class | Device requirements documentation                                                                                                                         |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| М            | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A |
| Q or V       | Certification and qualification to MIL-PRF-38535                                                                                                          |

1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                     |
|----------------|------------------------|------------------|-----------------------------------|
| X              | CDIP3-T28 or GDIP4-T28 | 28               | Dual-in-line                      |
| Υ              | CQCC3-N28              | 28               | Rectangular leadless chip carrier |

1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-94599 |
|-------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                               |                  | REVISION LEVEL<br>C | SHEET 2    |

### 1.3 Absolute maximum ratings. 1/ 2/

| Supply voltage range (Vcc)                                         | -0.6 V dc to 7.0 V dc |
|--------------------------------------------------------------------|-----------------------|
| Voltage on DQ <sub>(0-7)</sub> with outputs in high Z state        | -0.5 V to (Vcc+0.5 V) |
| Input voltage operating range (V <sub>IH</sub> , V <sub>IL</sub> ) | -0.6 V dc to 7.0 V dc |
| Storage temperature range                                          | -65°C to +150°C       |
| Maximum power dissipation (P <sub>D</sub> )                        | 1.0 W                 |
| Maximum output current                                             | 15 mA                 |
| Lead temperature (soldering)                                       | 300°C                 |
| Junction temperature (T <sub>J</sub> ) 3/                          | 175°C                 |
| Thermal resistance, junction to case (θ <sub>JC</sub> )            | See MIL-STD-1835      |

## 1.4 Recommended operating conditions. 1/ 2/

| Supply voltage range (Vcc)                         | +4.5 V dc to +5.5 V dc                            |
|----------------------------------------------------|---------------------------------------------------|
| Case operating temperature range (T <sub>C</sub> ) | -55°C to +125°C                                   |
| Input voltage, low range (V <sub>IL</sub> )        | V <sub>SS</sub> -0.5 V dc to 0.8 V dc, all inputs |
| Input voltage, high range (V <sub>IH</sub> )       | 2.2 V dc to V <sub>CC</sub> +0.5 V dc, all inputs |

#### 2. APPLICABLE DOCUMENTS

2.1 Government specification, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### **DEPARTMENT OF DEFENSE STANDARDS**

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at http://quicksearch.dla.mil or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 Non-Government publications. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents are the issues of the documents cited in the solicitation.

### JEDEC - SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC)

JEDEC Standard JESD78 - IC Latch-Up Test.

(Copies of this document are available online at www.jedec.org or from JEDEC - Solid State Technology Association, 3103 North 10<sup>th</sup> Street, Suite 247, Arlington, VA 22201).

(Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.)

- Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.
- All voltages are referenced to V<sub>SS</sub> (ground).
- Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-94599 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 3    |

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table. The truth table shall be as specified on figure 2.
- 3.2.4 <u>Functional tests</u>. Various functional tests used to test this device are contained in the appendix. If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to accomplish the same results shall be allowed. For device class M, alternate test patterns shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing or acquiring activity upon request. For device classes Q and V alternate test patterns shall be under the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the preparing or acquiring activity upon request.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DLA Land and Maritime-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-94599 |
|-------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                               |                  | REVISION LEVEL<br>C | SHEET 4    |

- 3.10 <u>Microcircuit group assignment for device class M.</u> Device class M devices covered by this drawing shall be in microcircuit group number 41 (see MIL-PRF-38535, appendix A).
- 3.11 <u>Endurance</u>. A reprogrammability test shall be completed as part of the vendor's reliability monitors. This reprogrammability test shall be done for initial characterization and after any design or process changes which may affect the reprogrammability of the device. The methods and procedures may be vendor specific, but shall guarantee the number of program/erase endurance cycles listed in section 1.3 herein over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the acquiring or preparing activity, along with test data.
- 3.12 <u>Data retention</u>. A data retention stress test shall be completed as part of the vendor's reliability monitors. This test shall be done for initial characterization and after any design or process changes which may affect data retention. The methods and procedures may be vendor specific, but shall guarantee the number of years listed in section 1.3 herein over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the acquiring or preparing activity, along with test data.

### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
  - 4.2.2 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
    - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-94599 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 5    |

## TABLE I. Electrical performance characteristics.

| Test                                                           | Symbol           | Conditions $ -55^{\circ}C \leq T_{C} \leq +125^{\circ}C $ $ 4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V} $                   | Group A subgroups | Device<br>type | Liı               | mits                | Unit |
|----------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|-------------------|---------------------|------|
|                                                                |                  | $V_{SS} = 0 \text{ V}, I_{OUT} = 0 \text{ mA}$                                                                               |                   |                |                   | T                   |      |
|                                                                |                  | unless otherwise specified                                                                                                   | 4.0.0             | 0.4            | Min               | Max                 |      |
| V <sub>CC</sub> current <u>1</u> /                             | I <sub>CC1</sub> | Addresses cycling at t <sub>AVAV</sub>                                                                                       | 1, 2, 3           | 01             |                   | 75                  | mA   |
|                                                                |                  |                                                                                                                              |                   | 02             |                   | 80                  | -    |
| V <sub>CC</sub> current during store cycle                     | I <sub>CC2</sub> | All inputs ≤ 0.2 V or<br>≥ V <sub>CC</sub> - 0.2 V                                                                           | 1, 2, 3           | O3<br>All      |                   | 85<br>8             | mA   |
| $V_{CC}$ current at $t_{AVAV} = 200 \text{ ns}$                | I <sub>CC3</sub> | All inputs $\leq$ 0.2 V or $\geq$ V <sub>CC</sub> - 0.2 V                                                                    | 1, 2, 3           | All            |                   | 15                  | mA   |
| V <sub>CC</sub> current during automatic store on power loss   | I <sub>CC4</sub> | $\overline{CE} \ge V_{CC}$ -0.2 V; all others $V_{IN} \le 0.2$ V or $\ge V_{CC}$ -0.2 V                                      | 1, 2, 3           | All            |                   | 4                   | mA   |
| V <sub>CC</sub> current (standby, cycling                      | I <sub>CC5</sub> | Œ ≥ V <sub>IH</sub> ;                                                                                                        | 1, 2, 3           | 01             |                   | 28                  | mA   |
| TTL input levels) 2/                                           |                  | all others cycling                                                                                                           |                   | 02             |                   | 32                  | -    |
| Tremparievels) <u>z</u>                                        |                  | an others cycling                                                                                                            |                   | 03             |                   | 35                  | -    |
| V <sub>CC</sub> DC current (standby, stable CMOS input levels) | I <sub>CC6</sub> | $\overline{CE} \ge V_{CC}\text{-}0.2 \text{ V}$ ; all others $V_{IN} \le 0.2 \text{ V}$ or $\ge V_{CC}\text{-}0.2 \text{ V}$ | 1, 2, 3           | All            |                   | 4                   | mA   |
| 2/                                                             |                  |                                                                                                                              |                   |                |                   |                     |      |
| Input leakage current                                          | I <sub>ILK</sub> | $V_{CC} = 5.5 \text{ V}$                                                                                                     | 1, 2, 3           | All            |                   | ±1                  | μΑ   |
| (any input)                                                    |                  | $V_{IN} = V_{SS}$ to $V_{CC}$                                                                                                |                   |                |                   | _                   | _    |
| Off state output                                               | I <sub>OLK</sub> | $V_{CC} = 5.5 \text{ V}$                                                                                                     | 1, 2, 3           | All            |                   | ±5                  | μΑ   |
| leakage current                                                | .,               | $V_{IN} = V_{SS}$ to $V_{CC}$                                                                                                | 4.0.0             |                | 0.0               |                     |      |
| Input logic "1" voltage                                        | $V_{IH}$         | All Inputs                                                                                                                   | 1, 2, 3           | All            | 2.2               | V <sub>CC</sub> +.5 | V    |
| Input logic "0" voltage                                        | V <sub>IL</sub>  | All Inputs                                                                                                                   | 1, 2, 3           | All            | V <sub>SS</sub> 5 | 0.8                 | V    |
| Output Logic "1" voltage                                       | V <sub>OH</sub>  | I <sub>OH</sub> = -4mA <u>3</u> /                                                                                            | 1, 2, 3           | All            | 2.4               |                     | V    |
| Output Logic "0" voltage                                       | V <sub>OL</sub>  | I <sub>OL</sub> = 8mA <u>3</u> /                                                                                             | 1, 2, 3           | All            |                   | 0.4                 | V    |
| Input capacitance 4/                                           | C <sub>IN</sub>  | $\Delta V = 0 \text{ to } 3 \text{ V}$ $T_A = 25^{\circ}\text{C}, f = 1.0 \text{ MHz}$ See 4.4.1e                            | 4                 | All            |                   | 8                   | pF   |
| Output capacitance 4/                                          | Соит             | $\Delta V = 0 \text{ to } 3 \text{ V}$ $T_A = 25^{\circ}\text{C}, f = 1.0 \text{ MHz}$ See 4.4.1e                            | 4                 | All            |                   | 7                   | pF   |

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-94599 |
|-------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                               |                  | REVISION LEVEL<br>C | SHEET 6    |

|                                  | TABLE             | I. Electrical performance char-                                                                                                                                                                                                                  | acteristics- Co   | ntinued.       |          |        |                                              |
|----------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|----------|--------|----------------------------------------------|
| Test                             | Symbol            | $ \begin{array}{c} \text{Conditions} \\ \text{-55°C} \leq \text{T}_{\text{C}} \leq \text{+125°C} \\ \text{4.5 V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V} \\ \text{V}_{\text{SS}} = 0 \text{ V, I}_{\text{OUT}} = 0 \text{ mA} \end{array} $ | Group A subgroups | Device<br>type | Lir      | Limits |                                              |
| 1                                |                   | unless otherwise specified                                                                                                                                                                                                                       |                   |                | Min      | Max    | '                                            |
| Functional tests                 |                   | See 4.4.1c                                                                                                                                                                                                                                       | 7, 8A, 8B         |                |          |        |                                              |
|                                  | <u> </u>          | READ CYCLES #1 8                                                                                                                                                                                                                                 | <br>& #2          |                |          |        | <u> </u>                                     |
| Chip enable access time          | t <sub>ELQV</sub> | See figures 3 and 4                                                                                                                                                                                                                              | 9, 10, 11         | 01             |          | 55     | ns                                           |
| · '                              |                   |                                                                                                                                                                                                                                                  |                   | 02             | Ī        | 45     | '                                            |
|                                  |                   |                                                                                                                                                                                                                                                  | <u> </u>          | 03             |          | 35     | <u></u> '                                    |
| Read cycle time                  | t <sub>AVAV</sub> | ]                                                                                                                                                                                                                                                | 9, 10, 11         | 01             | 55       |        | ns                                           |
| 1                                |                   |                                                                                                                                                                                                                                                  |                   | 02             | 45       |        | ] [ '                                        |
|                                  |                   |                                                                                                                                                                                                                                                  |                   | 03             | 35       |        |                                              |
| Address access time <u>5</u> /   | t <sub>AVQV</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11         | 01             |          | 55     | ns                                           |
| '                                |                   |                                                                                                                                                                                                                                                  |                   | 02             |          | 45     | ]   '                                        |
|                                  |                   |                                                                                                                                                                                                                                                  |                   | 03             |          | 35     | <u>                                     </u> |
| Output enable to data valid      | t <sub>OLQV</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11         | 01             |          | 35     | ns                                           |
| '                                |                   |                                                                                                                                                                                                                                                  |                   | 02             |          | 25     |                                              |
|                                  |                   |                                                                                                                                                                                                                                                  |                   | 03             |          | 20     | '                                            |
| Output hold after address change | t <sub>AXQX</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11         | All            | 5        |        | ns                                           |
| Chip enable to output active     | t <sub>ELQX</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11         | All            | 5        |        | ns                                           |
| Chip disable to output           | t <sub>EHQZ</sub> | 1                                                                                                                                                                                                                                                | 9, 10, 11         | 01             |          | 25     | ns                                           |
| inactive <u>6</u> /              |                   |                                                                                                                                                                                                                                                  |                   | 02             |          | 20     |                                              |
|                                  |                   |                                                                                                                                                                                                                                                  | <u> </u>          | 03             |          | 17     | · '                                          |
| Output enable to output active   | t <sub>OLQX</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11         | All            | 0        |        | ns                                           |
| Output disable to output         | t <sub>OHQZ</sub> | 1                                                                                                                                                                                                                                                | 9, 10, 11         | 01             |          | 25     | ns                                           |
| inactive <u>6</u> /              |                   |                                                                                                                                                                                                                                                  |                   | 02             |          | 20     | '                                            |
|                                  |                   |                                                                                                                                                                                                                                                  | <u></u>           | 03             | <u> </u> | 17     | <u> </u>                                     |
| Chip enable to power active 4/   | t <sub>ELPU</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11         | All            | 0        |        | ns                                           |
| Chip disable to power            | t <sub>EHPD</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11         | 01             |          | 55     | ns                                           |
| standby <u>2</u> / <u>4</u> /    |                   |                                                                                                                                                                                                                                                  |                   | 02             | <u> </u> | 45     | ]                                            |
| '                                |                   |                                                                                                                                                                                                                                                  |                   | 03             | 1        | 35     | 1 '                                          |

| STANDARD MICROCIRCUIT DRAWING                      | SIZE<br><b>A</b> |                     | 5962-94599 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 7    |

|                                  | TABLE             | I. Electrical performance chara                                                                                                                                                                                                                  | acteristics- Co      | ntinued.       |        |     |      |
|----------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|--------|-----|------|
| Test                             | Symbol            | $ \begin{array}{c} \text{Conditions} \\ \text{-55°C} \leq \text{T}_{\text{C}} \leq \text{+125°C} \\ \text{4.5 V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V} \\ \text{V}_{\text{SS}} = 0 \text{ V, I}_{\text{OUT}} = 0 \text{ mA} \end{array} $ | Group A<br>subgroups | Device<br>type | Limits |     | Unit |
|                                  |                   | unless otherwise specified                                                                                                                                                                                                                       |                      |                | Min    | Max |      |
|                                  |                   | WRITE CYCLE #                                                                                                                                                                                                                                    | 1                    |                |        |     |      |
| Write cycle time                 | t <sub>AVAV</sub> | See figures 3 and 4                                                                                                                                                                                                                              | 9, 10, 11            | 01             | 55     |     | ns   |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 02             | 45     |     |      |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 03             | 35     |     |      |
| Write pulse width                | t <sub>WLWH</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11            | 01             | 45     |     | ns   |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 02             | 35     |     |      |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 03             | 30     |     |      |
| Chip enable to end of write      | t <sub>ELWH</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11            | 01             | 45     |     | ns   |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 02             | 35     |     |      |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 03             | 30     |     |      |
| Data set-up to end of write      | $t_{DVWH}$        |                                                                                                                                                                                                                                                  | 9, 10, 11            | 01             | 25     |     | ns   |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 02             | 20     |     |      |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 03             | 18     |     |      |
| Data hold after end of write     | t <sub>WHDX</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11            | All            | 0      |     | ns   |
| Address set-up to end of         | t <sub>AVWH</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11            | 01             | 45     |     | ns   |
| write                            |                   |                                                                                                                                                                                                                                                  |                      | 02             | 35     |     |      |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 03             | 30     |     |      |
| Address set-up to start of write | t <sub>AVWL</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11            | All            | 0      |     | ns   |
| Address hold after end of write  | t <sub>WHAX</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11            | All            | 0      |     | ns   |
| Write enable to output           | t <sub>WLQZ</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11            | 01             |        | 25  | ns   |
| disable <u>6</u> / <u>7</u> /    |                   |                                                                                                                                                                                                                                                  |                      | 02             |        | 20  |      |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 03             |        | 17  |      |
| Output active after end of write | t <sub>WHQX</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11            | All            | 5      |     | ns   |
|                                  |                   | WRITE CYCLE #                                                                                                                                                                                                                                    | 2                    |                |        |     |      |
| Write cycle time                 | t <sub>AVAV</sub> | See figures 3 and 4                                                                                                                                                                                                                              | 9, 10, 11            | 01             | 55     |     | ns   |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 02             | 45     |     |      |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 03             | 35     |     |      |
| Write pulse width                | t <sub>WLEH</sub> |                                                                                                                                                                                                                                                  | 9, 10, 11            | 01             | 45     |     | ns   |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 02             | 35     |     |      |
|                                  |                   |                                                                                                                                                                                                                                                  |                      | 03             | 30     |     |      |

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-94599 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 8    |

| TARLET | Electrical | performance | characteristics | - Continued |
|--------|------------|-------------|-----------------|-------------|

| Test                             | Symbol               | $ \begin{array}{c} \text{Conditions} \\ \text{-55°C} \leq \text{T}_{\text{C}} \leq \text{+125°C} \\ \text{4.5 V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V} \\ \text{V}_{\text{SS}} = 0 \text{ V}, \text{I}_{\text{OUT}} = 0 \text{ mA} \end{array} $ | Group A<br>subgroups | Device<br>type | Limits |     | Unit |
|----------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|--------|-----|------|
|                                  |                      | unless otherwise specified                                                                                                                                                                                                                              |                      |                | Min    | Max |      |
| Chip enable to end of write      | t <sub>ELEH</sub>    | See figures 3 and 4                                                                                                                                                                                                                                     | 9, 10, 11            | 01             | 45     |     | ns   |
|                                  |                      |                                                                                                                                                                                                                                                         |                      | 02             | 35     |     |      |
|                                  |                      |                                                                                                                                                                                                                                                         |                      | 03             | 30     |     |      |
| Data set-up to end of write      | $t_{DVEH}$           |                                                                                                                                                                                                                                                         | 9, 10, 11            | 01             | 25     |     | ns   |
|                                  |                      |                                                                                                                                                                                                                                                         |                      | 02             | 20     |     |      |
|                                  |                      |                                                                                                                                                                                                                                                         |                      | 03             | 18     |     |      |
| Data hold after end of write     | t <sub>EHDX</sub>    |                                                                                                                                                                                                                                                         | 9, 10, 11            | All            | 0      |     | ns   |
| Address set-up to end of         | t <sub>AVEH</sub>    |                                                                                                                                                                                                                                                         | 9, 10, 11            | 01             | 45     |     | ns   |
| write                            | -7(VEII              |                                                                                                                                                                                                                                                         | 2, 13, 11            | 02             | 35     |     |      |
|                                  |                      |                                                                                                                                                                                                                                                         |                      | 03             | 30     |     |      |
| Address set-up to start of write | t <sub>AVEL</sub>    |                                                                                                                                                                                                                                                         | 9, 10, 11            | All            | 0      |     | ns   |
| Address hold after end of write  | t <sub>EHAX</sub>    |                                                                                                                                                                                                                                                         | 9, 10, 11            | All            | 0      |     | ns   |
|                                  |                      | HARDWARE STORE/R                                                                                                                                                                                                                                        | ECALL                | l .            | I.     | l   | 1    |
| RECALL cycle duration            | t <sub>RECALL</sub>  | See figures 3 and 4                                                                                                                                                                                                                                     | 9, 10, 11            | All            |        | 25  | μs   |
| STORE cycle duration             | t <sub>STORE</sub>   | V <sub>CC</sub> ≥ 4.5 V.<br>See figures 3 and 4                                                                                                                                                                                                         | 9, 10, 11            | All            |        | 12  | ms   |
| Power down STORE duration        | t <sub>PDStore</sub> | See figures 3 and 4                                                                                                                                                                                                                                     | 9, 10, 11            | All            |        | 12  | ms   |
| HSB low to inhibit on            | t <sub>DELAY</sub>   |                                                                                                                                                                                                                                                         | 9, 10, 11            | All            | 1      |     | μs   |
| HSB high to inhibit off          | t <sub>Recover</sub> |                                                                                                                                                                                                                                                         | 9, 10, 11            | All            |        | 300 | ns   |
| External STORE pulse width 4/    | t <sub>ASSERT</sub>  |                                                                                                                                                                                                                                                         | 9, 10, 11            | All            | 250    |     | ns   |
| Low voltage trigger level        | V <sub>SWITCH</sub>  |                                                                                                                                                                                                                                                         | 9, 10, 11            | All            | 4.0    | 4.5 | V    |
| HSB output low current 3/4/      | I <sub>HSB_OL</sub>  |                                                                                                                                                                                                                                                         | 9, 10, 11            | All            | 3      |     | mA   |

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94599 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 9          |

### TABLE I. Electrical performance characteristics- Continued.

| Test                              | Symbol              | $ \begin{tabular}{ll} Conditions \\ -55^{\circ}C \leq T_{C} \leq +125^{\circ}C \\ 4.5 \ V \leq V_{CC} \leq 5.5 \ V \\ V_{SS} = 0 \ V, \ I_{OUT} = 0 \ mA \\ \end{tabular} $ | Group A subgroups | Device<br>type | Limits |     | Unit |
|-----------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|--------|-----|------|
|                                   |                     | unless otherwise specified                                                                                                                                                  |                   |                | Min    | Max |      |
| HSB output high current           | I <sub>HSB_OH</sub> |                                                                                                                                                                             | 9, 10, 11         | All            | 5      | 60  | μΑ   |
| STORE/RECALL initiation           | t <sub>AVAVN</sub>  | See figures 3 and 4                                                                                                                                                         | 9, 10, 11         | 01             | 55     |     |      |
| cycle time                        |                     |                                                                                                                                                                             |                   | 02             | 45     |     | ns   |
|                                   |                     |                                                                                                                                                                             |                   | 03             | 35     |     |      |
| Chip enable to output 8/ inactive | t <sub>ELQZ</sub>   |                                                                                                                                                                             | 9, 10, 11         | All            |        | 85  | ns   |
| Address set-up to chip enable     | t <sub>AVELN</sub>  |                                                                                                                                                                             | 9, 10, 11         | All            | 0      |     | ns   |
| Chip enable pulse width           | t <sub>ELEHN</sub>  |                                                                                                                                                                             | 9, 10, 11         | 01             | 45     |     |      |
| <u>9</u> / <u>10</u> /            |                     |                                                                                                                                                                             |                   | 02             | 35     |     | ns   |
|                                   |                     |                                                                                                                                                                             |                   | 03             | 25     |     |      |
| Chip disable to address change    | t <sub>EHAXN</sub>  |                                                                                                                                                                             | 9, 10, 11         | All            | 0      |     | ns   |

- 1/ I<sub>CC1</sub> and I<sub>CC3</sub> are dependent on output loading and cycle rate. The specified values are obtained with outputs unloaded.
- $\underline{2}$ / Bringing  $\overline{CE} \ge V_{IH}$  will not produce standby current levels until any nonvolatile cycle in progress has timed out. See Figure 2, Truth Table.
- 3/ HSB is an I/O that has a weak internal pull-up. It functions as an open drain output. It is designed to allow up to 32 8K x 8 NVSRAM with automatic store on power loss devices to be grouped together for simultaneous storing. This function may not be used for any purpose than that stated in this note. HSB is specified separately for I<sub>OL</sub> and is unspecified for I<sub>OH</sub>.
- 4/ These parameters are tested as part of initial device characterization, and after any design or process change that might affect that parameter. These parameters are not tested as part of lot by lot screening, but are guaranteed to the limits specified in Table I.
- 5/ The device is continuously selected with  $\overline{CE}$  low and  $\overline{OE}$  low.
- 6/ Measured ±200 mV from steady state output voltage.
- $\overline{Z}$  If  $\overline{WE}$  is low when  $\overline{CE}$  goes low, the outputs remain in the high impedance state.
- 8/ Once the software STORE or RECALL cycle is initiated, it completes automatically, ignoring all inputs.
- 9/ Noise on the CE pin may trigger multiple read cycles from the same address and abort the address sequence.
- $\underline{10}$ / If the Chip enable pulse width is less than  $t_{\text{ELQV}}$  (see READ CYCLE #2) but greater than or equal to  $t_{\text{ELEHN}}$ , then the data may not be valid at the end of the low pulse; however, the STORE or RECALL will still be initiated.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94599 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 10         |

| Device      |                                                                                           |
|-------------|-------------------------------------------------------------------------------------------|
| types       | ALL                                                                                       |
| Case        |                                                                                           |
| outlines    | X, Y                                                                                      |
| Terminal    | Terminal                                                                                  |
| number      | symbol                                                                                    |
| 1           | V <sub>CAP</sub>                                                                          |
| 2           | A <sub>12</sub>                                                                           |
| 3           | A <sub>12</sub><br>A <sub>7</sub>                                                         |
| 3<br>4<br>5 | $A_6$                                                                                     |
| 5           | A <sub>5</sub>                                                                            |
| 6           | A <sub>4</sub>                                                                            |
| 7           | A <sub>3</sub>                                                                            |
| 8           | A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> |
| 9           | A <sub>1</sub>                                                                            |
| 10          | A <sub>0</sub>                                                                            |
| 11          | $DQ_0$                                                                                    |
| 12          | DQ <sub>1</sub>                                                                           |
| 13          | $DQ_2$                                                                                    |
| 14          | V <sub>SS</sub>                                                                           |
| 15          | $DQ_3$                                                                                    |
| 16          | $DQ_4$                                                                                    |
| 17          | DQ <sub>5</sub>                                                                           |
| 18          | $DQ_6$                                                                                    |
| 19          | DQ <sub>7</sub>                                                                           |
| 20          | CE                                                                                        |
| 21          | A <sub>10</sub>                                                                           |
| 22          | ŌĒ                                                                                        |
| 23          | A <sub>11</sub>                                                                           |
| 24          | A۹                                                                                        |
| 25          | A <sub>8</sub>                                                                            |
| 26          | HSB                                                                                       |
| 27          | WE                                                                                        |
| 28          | Vcc                                                                                       |
|             |                                                                                           |

FIGURE 1. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94599 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 11         |

| CE | WE | HSB | A <sub>12</sub> -A <sub>0</sub> | MODE               | I/O           | POWER              | NOTES                 |
|----|----|-----|---------------------------------|--------------------|---------------|--------------------|-----------------------|
|    |    |     | (HEX)                           |                    |               |                    |                       |
| Н  | Χ  | Н   | X                               | Not Selected       | Output High Z | Standby            |                       |
| L  | Н  | Н   | X                               | Read RAM           | Output Data   | Active             | <u>2</u> /            |
| L  | L  | Н   | X                               | Write RAM          | Input Data    | Active             |                       |
| L  | Η  | Н   | 0000                            | Read SRAM          | Output Data   | Active             | <u>1</u> / <u>2</u> / |
|    |    |     | 1555                            | Read SRAM          | Output Data   |                    | <u>1</u> / <u>2</u> / |
|    |    |     | 0AAA                            | Read SRAM          | Output Data   |                    | <u>1</u> / <u>2</u> / |
|    |    |     | 1FFF                            | Read SRAM          | Output Data   |                    | <u>1</u> / <u>2</u> / |
|    |    |     | 1010                            | Read SRAM          | Output Data   |                    | <u>1</u> / <u>2</u> / |
|    |    |     | 0F0F                            | Nonvolatile STORE  | Output High Z |                    | <u>2</u> /            |
| L  | Н  | Н   | 0000                            | Read SRAM          | Output Data   | Active             | <u>1</u> / <u>2</u> / |
|    |    |     | 1555                            | Read SRAM          | Output Data   |                    | <u>1</u> / <u>2</u> / |
|    |    |     | 0AAA                            | Read SRAM          | Output Data   |                    | <u>1</u> / <u>2</u> / |
|    |    |     | 1FFF                            | Read SRAM          | Output Data   |                    | <u>1</u> / <u>2</u> / |
|    |    |     | 10F0                            | Read SRAM          | Output Data   |                    | <u>1</u> / <u>2</u> / |
|    |    |     | 0F0E                            | Nonvolatile RECALL | Output High Z |                    | <u>2</u> /            |
| Х  | Χ  | L   | X                               | STORE/Inhibit      | Output High Z | I <sub>CC2</sub> / | <u>3</u> /            |
|    |    |     |                                 |                    |               | Standby            |                       |

- 1/ The six consecutive addresses must be in order listed (0000, 1555, 0AAA, 1FFF, 10F0, 0F0F) for a STORE cycle or (0000, 1555, 0AAA, 1FFF, 10F0, 0F0E) for a RECALL cycle. WE must be high during all six consecutive cycles. See STORE cycle and RECALL cycle tables and diagrams for further details.
- $\underline{2}$ / I/O state assumes that  $\overline{OE} \leq V_{IL}$ . Activation of nonvolatile cycles does not depend on the state of  $\overline{OE}$ .
- 3/ HSB initiated STORE operation actually occurs only if a WRITE has been done since last STORE operation. After the STORE (if any) completes, the part will go into standby mode inhibiting all operation until HSB rises.

FIGURE 2. Truth table.

| STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94599 |
|-------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME         |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990     |                  | C              | 12         |



## AC TEST CONDITIONS 1/

| TEST CONDITION                           | VALUES                 |
|------------------------------------------|------------------------|
| Input pulse levels                       | V <sub>SS</sub> to 3 V |
| Input rise & fall time                   | ≤ 5 ns                 |
| Input and output timing reference levels | 1.5 V                  |
| Output load                              | Per Figure 3           |

 $<sup>\</sup>underline{1}/$  All voltages are referenced to  $V_{\text{SS}}$  (ground).

FIGURE 3. AC output loading.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94599 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 13         |

## READ CYCLE 1 (SEE NOTES 1 AND 2)



# READ CYCLE 2 (SEE NOTES 1 AND 2)



## NOTES:

- 1. For read cycles 1 and 2,  $\overline{\text{WE}}$  is high for entire cycle.
- 2. Device is continuously selected with  $\overline{\text{CE}}$  low and  $\overline{\text{OE}}$  low.

FIGURE 4. Timing waveforms.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94599 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 14         |

WRITE CYCLE 1: WE CONTROLLED (SEE NOTE)



WRITE CYCLE 2: CE CONTROLLED (SEE NOTE)



NOTE:  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  must be  $\geq V_{\text{IH}}$  during address transitions.

FIGURE 4. <u>Timing waveforms</u> - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94599 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 15         |

## HARDWARE STORE/RECALL (see note)



NOTE: RECALL and STORE indicate operations performed within the nvSRAM. These operations are transparent to the user except where SRAM INHIBIT indicates that the SRAM cannot be accessed (outputs are tri-state, inputs are disabled).

FIGURE 4. Timing waveforms - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94599 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 16         |

## SOFTWARE STORE/RECALL (see notes 1, 2, and 3)



### NOTES:

- 1. If the Chip Enable Pulse Width is less than t<sub>ELQV</sub> (see READ CYCLE #2) but greater than or equal to t<sub>ELEHN</sub>, then the data may not be valid at the end of the low pulse, however, the STORE or RECALL will still be initiated.
- 2. WE must be HIGH when CE is LOW during the address sequence in order to initiate a nonvolatile cycle. OE may be either HIGH or LOW throughout.
- 3. CE must be used to clock in the address sequence for the Software STORE and RECALL cycles.

FIGURE 4. Timing waveforms - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94599 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 17         |

TABLE IIA. Electrical test requirements. 1/, 2/, 3/, 4/, 5/, 6/, 7/

| Line | Test requirements      | Subgroups           | Subgro                    | ups               |
|------|------------------------|---------------------|---------------------------|-------------------|
| no.  |                        | (in accordance with | (in accordance with       |                   |
|      |                        | MIL-STD-883, method | MIL-PRF-38535, table III) |                   |
|      |                        | 5005, table I)      |                           |                   |
|      |                        | Device              | Device                    | Device            |
|      |                        | class M             | class Q                   | class V           |
| 1    | Interim electrical     |                     | 1, 7, 9                   | 1, 7, 9           |
|      | parameters (see 4.2)   |                     |                           |                   |
| 2    | Static burn-in I and   | Not                 | Not                       | Required          |
|      | II (method 1015)       | required            | required                  |                   |
| 3    | Same as line 1         |                     |                           | 1*, 7* Δ          |
| 4    | Dynamic burn-in        | Required            | Required                  | Required          |
|      | (method 1015)          |                     |                           |                   |
| 5    | Same as line 1         |                     |                           | 1*, 7* Δ          |
| 6    | Final electrical       | 1*, 2, 3, 7*,       | 1*, 2, 3, 7*,             | 1*, 2, 3, 7*,     |
|      | parameters (see 4.2)   | 8A, 8B, 9, 10, 11   | 8A, 8B, 9, 10, 11         | 8A, 8B, 9, 10, 11 |
| 7    | Group A test           | 1, 2, 3, 4**, 7,    | 1, 2, 3, 4**, 7,          | 1, 2, 3, 4**, 7,  |
|      | requirements (see 4.4) | 8A, 8B, 9, 10, 11   | 8A, 8B, 9, 10, 11         | 8A, 8B, 9, 10, 11 |
| 8    | Group C end-point      | 2, 3, 7,            | 1, 2, 3, 7,               | 1, 2, 3, 7,       |
|      | electrical             | 8A, 8B              | 8A, 8B Δ                  | 8A, 8B, 9,        |
|      | parameters (see 4.4)   |                     |                           | 10, 11 Δ          |
| 9    | Group D end-point      | 2, 3, 8A, 8B        | 2, 3, 8A, 8B              | 2, 3, 8A, 8B      |
|      | electrical             |                     |                           |                   |
|      | parameters (see 4.4)   |                     |                           |                   |
| 10   | Group E end-point      | 1, 7, 9             | 1, 7, 9                   | 1, 7, 9           |
|      | electrical             |                     |                           |                   |
|      | parameters (see 4.4)   |                     |                           |                   |

- 1/ Blank spaces indicate tests are not applicable.
- 2/ Any or all subgroups may be combined when using high-speed testers.
- 3/ Subgroups 7 and 8 functional tests shall verify the truth table.
- 4/ \* indicates PDA applies to subgroup 1 and 7. 5/ \*\* see 4.4.1e.
- $\underline{6}$ /  $\Delta$  indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1).
- <u>7</u>/ See 4.4.1d.

TABLE IIB. Delta limits at +25°C.

| Parameter 1/                    | Device types         |
|---------------------------------|----------------------|
|                                 | All                  |
| I <sub>CC2</sub> standby        | N/A (Class M device) |
| I <sub>I</sub> , I <sub>O</sub> | N/A (Class M device) |

1/ The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta  $\Delta$ 

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94599 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | C              | 18         |

- 4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
  - 4.4.1 Group A inspection.
    - a. Tests shall be as specified in table IIA herein.
    - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted.
    - c. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device.
    - d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JESD 78 may be used for reference.
    - e. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 15 devices with no failures, and all input and output terminals tested.
  - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
  - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
    - a. Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
    - b.  $T_A = +125$ °C, minimum.
    - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - 4.4.3 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-94599  |
|----------------------------------------------------|------------------|---------------------|-------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET<br>19 |

- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein.
- 4.5 <u>Delta measurements for device classes Q, and V.</u> Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9.
  - 5. PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |
|                      |

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-94599 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>C | SHEET 20   |

| 6.5 Abbreviations, symbols, and definitions. | The abbreviations, | symbols, | and definitions | used herein are | defined in |
|----------------------------------------------|--------------------|----------|-----------------|-----------------|------------|
| MIL-PRF-38535, MIL-HDBK-1331 and as follow   | vs:                |          |                 |                 |            |

| $C_{IN}$  |   | Input terminal capacitance.    |
|-----------|---|--------------------------------|
| $C_{OUT}$ |   | Output terminal capacitance.   |
| GND       |   | Ground zero voltage potential. |
| $I_{CC}$  |   | Supply current.                |
| $I_{IH}$  |   | Input high current.            |
| $I_{ILT}$ |   | Input low current.             |
| $T_C$     |   | Case temperature.              |
| $T_A$     |   | Ambient temperature            |
| $V_{CC}$  |   | Ground zero voltage potential. |
| O/V       |   | Latch-up over-voltage          |
| HSB       |   | Hardware store/busy            |
| VCAP      | ) | Capacitor voltage              |
|           |   |                                |

6.5.1 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

## 6.5.2 Waveforms.

| Waveform<br>symbol | Input                                 | Output                        |
|--------------------|---------------------------------------|-------------------------------|
|                    | MUST BE<br>VALID                      | WILL BE<br>VALID              |
|                    | CHANGE FROM<br>H TO L                 | WILL CHANGE<br>FROM<br>H TO L |
|                    | CHANGE FROM<br>L TO H                 | WILL CHANGE<br>FROM<br>L TO H |
|                    | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE<br>UNKNOWN  |
|                    |                                       | HIGH<br>IMPEDANCE             |

## 6.6 Sources of supply.

- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535 and MIL-HDBK-103. The vendors listed in QML-38535 and MIL-HDBK-103 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime-VA.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-94599 |
|-------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                               |                  | REVISION LEVEL<br>C | SHEET 21   |

#### APPENDIX A

### APPENDIX A forms a part of SMD 5962-94599

#### **FUNCTIONAL ALGORITHMS**

### A.1 SCOPE

A.1.1 <u>Scope</u>. Functional algorithms are test patterns which define the exact sequence of events used to verify proper operation of a random access memory (RAM). Each algorithm serves a specific purpose for the testing of the device. It is understood that all manufacturers do not have the same test equipment; therefore, it becomes the responsibility of each manufacturer to guarantee that the test patterns described herein are followed as closely as possible, or equivalent patterns be used that serve the same purpose. Each manufacturer should demonstrate that this condition will be met. Algorithms shall be applied to the device in a topologically pure fashion. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance.

A.2 APPLICABLE DOCUMENTS. This section is not applicable to this appendix.

#### A.3 ALGORITHMS

### A.3.1 Algorithm A (pattern 1).

### A.3.1.1 Checkerboard. checkerboard-bar.

- Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum.
- Step 2. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum.
- Step 3. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum.
- Step 4. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum.

### A.3.2 Algorithm B (pattern 2).

### A.3.2.1 March.

- Step 1. Load memory with background data, incrementing from minimum to maximum address locations (all "0's").
- Step 2. Read data in location 0.
- Step 3. Write complement data to location 0.
- Step 4. Read complement data in location 0.
- Step 5. Repeat steps 2 through 4 incrementing X-fast sequentially for each location in the array.
- Step 6. Read complement data in maximum address location.
- Step 7. Write data to maximum address location.
- Step 8. Read data in maximum address location.
- Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array.
- Step 10. Read data in location 0.
- Step 11. Write complement data to location 0.
- Step 12. Read complement data in location 0.
- Step 13. Repeat steps 10 through 12 decrementing X-fast sequentially for each location in the array.
- Step 14. Read complement data in maximum address location.
- Step 15. Write data to maximum address location.
- Step 16. Read data in maximum address location.
- Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array.
- Step 18. Read background data from memory, decrementing X-fast from maximum to minimum address locations.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-94599 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 22   |

### APPENDIX A - continued.

### APPENDIX A forms a part of SMD 5962-94599

### A.3.3 Algorithm C (pattern 3).

### A.3.3.1 XY March.

- Step 1. Load memory with background data, incrementing from minimum to maximum address locations (all "0's").
- Step 2. Read data in location 0.
- Step 3. Write complement data to location 0.
- Step 4. Read complement data in location 0.
- Step 5. Repeat steps 2 through 4 incrementing Y-fast sequentially for each location in the array.
- Step 6. Read complement data in maximum address location.
- Step 7. Write data to maximum address location.
- Step 8. Read data in maximum address location.
- Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array.
- Step 10. Read data in location 0.
- Step 11. Write complement data to location 0.
- Step 12. Read complement data in location 0.
- Step 13. Repeat steps 10 through 12 decrementing Y-fast sequentially for each location in the array.
- Step 14. Read complement data in maximum address location.
- Step 15. Write data to maximum address location.
- Step 16. Read data in maximum address location.
- Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array.
- Step 18. Read background data from memory, decrementing Y-fast from maximum to minimum address locations.

### A.3.4 Algorithm D (pattern 4).

## A.3.4.1 CEDES - CE deselect checkerboard, checkerboard-bar.

- Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum.
- Step 2. Deselect device, attempt to load memory with checkerboard-bar data pattern by incrementing from location 0 to
- Step 3. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum.
- Step 4. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum.
- Step 5. Deselect device, attempt to load memory with checkerboard data pattern by incrementing from location 0 to maximum.
- Step 6. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-94599 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 23   |

### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 14-08-11

Approved sources of supply for SMD 5962-94599 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 during the next revision. MIL-HDBK-103 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="http://www.landandmaritime.dla.mil/Programs/Smcr/">http://www.landandmaritime.dla.mil/Programs/Smcr/</a>.

| Standard microcircuit drawing | Vendor<br>CAGE | Vendor<br>similar |
|-------------------------------|----------------|-------------------|
| PIN <u>1</u> /                | number         | PIN <u>2</u> /    |
| 5962-9459901MXA               | 65786          | STK12C68-5K55M    |
| 5962-9459901MXC               | <u>3</u> /     | STK12C68-5C55M    |
| 5962-9459901MYA               | <u>3</u> /     | STK12C68-5L55M    |
| 5962-9459902MXA               | <u>3</u> /     | STK12C68-5K45M    |
| 5962-9459902MXC               | <u>3</u> /     | STK12C68-5C45M    |
| 5962-9459902MYA               | <u>3</u> /     | STK12C68-5L45M    |
| 5962-9459903MXA               | 65786          | STK12C68-5K35M    |
| 5962-9459903MXC               | <u>3</u> /     | STK12C68-5C35M    |
| 5962-9459903MYA               | 65786          | STK12C68-5L35M    |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- <u>3</u>/ No longer available from an approved source. The last known source is listed below.

Vendor CAGEVendor namenumberand address

65786 Cypress Semiconductor 198 Champion Court

198 Champion Court San Jose, CA 95134-1709

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.